3–6
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Dynamic Reconfiguration Controller Architecture
Figure 3–2. Dynamic Reconfiguration Interface
Notes to
Figure 3–2
:
(1)
Optional control and status signals. At least one control signal must be enabled if only analog settings
reconfiguration is enabled.
(2)
If the channel reconfiguration feature is selected in the ALT2GXB_RECONFIG MegaWizard, the
reconfig_address_out
is 5-bits wide [4..0]. If the Channel and TXPLL select/reconfig feature is selected, the
reconfig_address_out
is 6-bits wide [5..0].
The
reconfig_mode_sel
signal determines the reconfiguration mode.
This control signal is 3-bits wide if the
Adaptive Equalization control
option is
not
selected. If this option is selected, the
reconfig_mode_sel
signal is 4-bits wide. Encoding of the
reconfig_mode_sel
signal
(when the
Adaptive Equalization control
option is
not
selected) is as
follows:
■
reconfig_mode_sel [2:0]
:
●
000 – Reconfiguration of Analog controls. The Analog controls
feature has been enabled in the Quartus II software version 6.0
and later
●
001 – Channel Reconfiguration
●
011 – Dynamic Transmit rate switch
●
100, 101, 110 – Channel and CMU PLL Reconfiguration
rx_eqdcgain[1..0]
(1)
Dynamic
Reconfig
reconfig_clk
reconfig_fromgxb
tx_preemp_1t[3..0]
(1)
read
write_all
tx_vodctrl[2..0]
(1)
rx_eqctrl[3..0]
(1)
tx_preemp_0t[3..0]
(1)
reconfig_togxb[2..0]
data_valid
tx_preemp_2t_out[3..0]
(1)
busy
tx_vodctrl_out[2..0]
(1)
rx_eqctrl_out[3..0]
(1)
rx_eqdcgain_out[1..0]
(1)
tx_preemp_0t_out[3..0]
(1)
tx_preemp_1t_out[3..0]
(1)
tx_preemp_2t[3..0]
(1)
reconfig_mode_sel[]
channel_reconfig_done
reconfig_address_en
reconfig_address_out[5..0]
(2)
rate_switch_ctrl [1..0]
rate_switch_out [1..0]
reconfig_data[15..0]
reset_reconfig_address
logical_tx_pll_sel_en
logical_tx_pll_sel
error