3–136
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Channel and Clock Multiplier Unit (CMU) PLL Reconfiguration
Section II — ALT2GXB_RECONFIG MegaWizard Instantiation
The following are the settings for the ALT2GXB_RECONFIG
MegaWizard:
■
Set the
What is the number of channels controlled by the reconfig
controller
option to
12
(This will provide separate
reconfig_from_gxb
ports for each instance).
■
Select the
Channel and TX PLL select/reconfig
option.
■
In the
Channel and TX PLL Reconfiguration
tab, select the
reconfig_address_out
,
reconfig_address_en
,
logical_tx_pll_sel
, and
logical_tx_pll_sel_en
ports so
that you can reuse the MIF. (Refer to
“How Many MIFs Do I
Require?” on page 3–132
).
Section III — Using the logical_tx_pll_sel During Reconfiguration
Follow the same procedure as mentioned in
“MIF Generation for Channel
and CMU PLL Reconfiguration” on page 3–111
to create your MIFs. In the
top-level design, assign the
Stratix II GX GXB TX PLL Reconfig group
setting
and assign the same reconfig group to the three channels.
If you would like to reconfigure CH0 to SONET/SDH OC48 mode, use
the following steps:
1.
In the MegaWizard instantiation, set the logical tx pll value of the
main TXPLL for CH0 to
0
. The SONET/SDH OC48 MIF contains the
logical tx pll value of
1
. To use the SONET/SDH OC48 MIF for CH0,
set both the
logical_tx_pll_sel
and
logical_tx_pll_sel_en
ports to
1
in the reconfig controller.
what is the alternate PLL reference
clock index
0
You used a logical tx pll value of
1
for
SONET/SDH OC48. Therefore, the
alternate index (for FC-4G) should be
set to
0
.
protocol
BASIC
data rate
4.25 Gbps
clock frequency
106.25 MHz
Table 3–20. FC-2G Protocol Settings (Part 2 of 2)
Tab Page and Option
Setting