3–128
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Channel and Clock Multiplier Unit (CMU) PLL Reconfiguration
.
Basic1 and Basic2 Tab Setting
select the word alignment and other
ports based on your requirements and
complete the MegaWizard
Table 3–15. SONET/SDH OC48 Protocol Settings (Part 1 of 2)
Tab Page and Option
Setting
General Tab Settings
which protocol you will be using
SONET/SDH
which sub protocol
OC48
operation mode
receiver and transmitter
what is the input clock frequency
77.76 MHz
select the
rxdigitalreset
,
txdigitalreset
, and
rxanalogreset
ports
PLL/Ports, RX Analog, Cal Blk, TX Analog, Reconfig Tab Settings
set the same settings as the FC-4G
ALT2GXB instance mentioned in
Tables 3–13
Reconfig Alt PLL Tab Setting
no selection required.
Reconfig Clks 1 Tab Settings
what is the main PLL logical reference
clock index
0
how many input clocks
3 (77.76 MHz, 125 MHz, and
106.25 MHz)
what is the select input clock source for
transmitter and receiver PLL
2
what is the reconfig protocol driven by
clock0
BASIC
what is clock0 input frequency
106.25 MHz
use clock 0 reference clock divider
do not check this option
what is the reconfig protocol driven by
clock1
GIGE
what is clock1 input frequency
125 MHz
Table 3–14. GIGE Protocol Settings (Part 2 of 2)
Tab Page and Option
Setting