2–192
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Native Modes
If successful byte ordering occurs without successful word alignment,
you should assert receive digital reset (
rx_digitalreset
) so that the
byte ordering block performs another round of byte ordering (one time
after asserting
rx_digitalreset
). This is only required when the byte
ordering block picks an incorrect byte order.
Figure 2–141. Byte Ordering Block Operation in OC-48
(OIF) CEI-PHY Interface Mode
The (OIF) CEI PHY Interface mode is intended to support two main
protocols:
■
Common Electrical I/O (CEI-6G) protocol defined by the Optical
Internetworking Forum (OIF) at data rates between 4.976 Gbps and
6.375 Gbps
■
Interlaken protocol at data rates between 3.135 Gbps and 6.375 Gbps
Stratix II GX transceivers support a data rate between 3.135 Gbps and
6.375 Gbps in (OIF) CEI PHY Interface Mode.
rx_dataout
(MSB)
rx_dataout
(LSB)
_
From Byte
Deserializer
rx_syncstatus
rx_syncstatus
rx_byteorderalignstatus
To PLD core
rx_clkout
A1
A1
A2
A2
D0
D2
A1
A1
Pad
A2
D1
D3
X
A1
A1
A2
A2
D1
X
A1
A1
A2
D0
D2
Byte
Ordering
Block