Altera Corporation
3–83
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Dynamic Reconfiguration
Example 2—Channel Configuration Between a Basic Mode Configured for
3.125 Gbps and a Basic Mode Configured for 2.000 Gbps
The PCS functional blocks and the PLD interface (16 bits) is the same for
both modes. Given that the functional blocks are the same, to achieve the
two data rates mentioned above, use two different input reference clock
frequencies for the two modes.
Table 3–7
shows the transceiver
configuration for the two modes.
The description for this design example is divided into four sections:
■
Section I—Steps to Create the MIF for the Two Transceiver Modes
■
Section II—Steps to Create the ALT2GXB_RECONFIG Instantiation
■
Section III—Sets Up Control Logic in the PLD for
ALT2GXB_RECONFIG
■
Section IV—Resets Control Logic
Section I—Steps to Create the MIF for the Two Transceiver Modes:
1.
In the first page of the ALT2GXB MegaWizard, complete the
following:
●
Set Mode to
Basic
●
Select
single width
●
Set the channel width to
16
●
Set the number of channels to
1
●
Set the data rate to
3.125 Gbps
.
2.
Set the input reference clock to
156.25 MHz
.
3.
Select all the resets,
pll_locked
,
rx_freqlocked
, and other
required status signals.
Table 3–7. Differences Between Two Basic Modes
Number
1 Channel Basic Mode 1 1 Channel Basic Mode 2
Data rate
3125
2000
Input reference clock
frequency
156.25 MHz
125 MHz
PLD interface width
16
16
8B/10B enabled
Yes
Yes
Rate matcher
No
No
Clock used for
synchronizing the receive
output data
(
rx_dataout
)
rx_clkout
rx_clkout