Altera Corporation
2–23
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Transceiver Architecture Overview
Figure 2–11. Clock Distribution for Eight-Lane Mode
Note to
Figure 2–11
:
(1)
The Global Clock line must be driven by an input pin.
Only designated lower transceiver blocks can be used as a master
(transceiver blocks 1 and 3), and designated upper transceiver blocks
(transceiver blocks 0 and 2) can be used as a slave as long as they are
coupled to the lower master transceiver block. The Quartus II software
automatically utilizes the correct transceiver blocks in a ×8 mode if you
do not assign placement. If you do not place the master and slave
transceiver blocks accordingly (through pin assignments), a no fit error
occurs.
Transmitter Channel 0
Transmitter Channel 1
Transmitter Channel 2
Central Block
Transmitter Channel 0
Transmitter Channel 3
Transmitter Channel 1
Transmitter Channel 2
Transmitter Channel 3
Central Block
coreclkout
To PLD
2
Slave
Master
÷
Transmitter PLL Block
Transmitter PLL0
Transmitter PLL1
Reference
clocks (refclks,
Global Clock
(1)
,
IQ Lines)
Central
Clock Divider
Block