Altera Corporation
2–225
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Transceiver Architecture Overview
3.
Right click on the reset/powerdown port in the
To
column again
and select
Set Min Delay
. On the resulting window, enter an initial
Delay Value
of
1.2
ns.
1
The difference between the maximum delay and minimum
delay is set to
2.8
ns which is the maximum skew allowed on
reset/powerdown ports.
4.
Similarly, set the maximum and minimum delay for all transceiver
reset/powerdown ports in your design.
5.
Execute
Update Timing Netlist
and
Write SDC File
by
double-clicking these options in the
Tasks
pane of the TimeQuest
Timing Analyzer window. Confirm that the above timing
constraints were added to the SDC file linked with your design.
6.
Run the Quartus II Fitter.
7.
After the Quartus II Fitter operation completes, execute
Update
Timing Netlist
by double-clicking this option in the
Tasks
pane of
TimeQuest Timing Analyzer window.
8.
Execute
Report Top Failing Paths
by double-clicking this option in
the
Tasks
pane of the TimeQuest Timing Analyzer window.
9.
Assuming all other paths in your design meet timing, one or more
of the paths involving reset/powerdown ports might report timing
violations. This is because the design is not able to meet the
preliminary timing constraints of 4 ns (maximum delay) and 1.2 ns
(minimum delay).
10. Note the slack in the timing report for all failing paths and adjust the
maximum delay and the minimum delay values in the SDC file.
Maintain a difference of 2.8 ns between the maximum delay and the
minimum delay for each reset/powerdown port.
11. After adjusting the delay values, execute
Update Timing Netlist
and run the Quartus II Fitter again.
12. After the Quartus II Fitter operation completes, execute
Update
Timing Netlist
.
13. Execute
Report Top Failing Paths
once again. If there are any failing
paths involving the reset/powerdown ports, adjust the delay values
in the SDC file and repeat the procedure until no failing paths are
reported.