2–10
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Transmitter Modules
Figure 2–2. Clock Multiplier Unit Block Diagram
Note to
Figure 2–2
:
(1)
The Global Clock line must be driven by an input pin.
The Quartus
®
II software simplifies the CMU settings. It sets most of the
settings automatically for protocol modes; for example, PLL
multiplication factors. You need provide only the data rate in the
ALT2GXB MegaWizard Plug-In Manager and then select the input clock
frequency.
Dedicated Reference Clock Pin Specifications
Table 2–3
shows the I/O standards allowed for the reference clock pins.
Transmitter PLL Block
Central Clock
Divider Block
TX Clock
Gen Block
TX Clock
Gen Block
Transmitter Channel [3..2]
Transmitter Channel [1..0]
Transmitter High-Speed &
Low-Speed Clocks
Transmitter High-Speed &
Low-Speed Clocks
Transmitter Local
Clock Divider Block
Transmitter Local
Clock Divider Block
Reference Clocks
(refclks,
Global Clock
(1),
Inter-Transceiver
Lines)
Central Block
Table 2–3. Reference Clock Specifications (Part 1 of 2)
Protocol
I/O Standard
Coupling
Termination
Basic, XAUI, GIGE,
SONET/SDH, (OIF)
CEI PHY, Serial
RapidIO, SDI, CPRI
1.2-V PCML, 1.5-V PCML,
3.3-V PCML, Differential
LVPECL, LVDS
AC
On-chip