Altera Corporation
3–145
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Dynamic Reconfiguration
Figure 3–71. AEQ Write Timing Diagram for Power Down for a Single Channel (Logical Channel 4)
For more information about using the
PMA controls
option, refer to
“Channel and PMA Controls Reconfiguration” on page 3–20
. The
dynamic reconfiguration controller takes approximately 700
reconfig_clk
cycles to complete the write transaction with this option.
During the power down process, there may be bit errors on the receiver
output data for a few receive parallel clock cycles.
1
The ALT2GXB_RECONFIG translates the equalization values
converged by the AEQ hardware and performs a rounding to
the nearest manual equalization setting.
Power Down for All Channels
This option provides the flexibility to power down the AEQ hardware in
all the active channels connected to the same dynamic reconfiguration
controller. The ALT2GXB_RECONFIG performs the translation as
explained in
“Power Down Options” on page 3–144
. The dynamic
reconfiguration controller powers down the AEQ hardware on all the
active channels starting with the lowest logical channel. For example,
assume that you have three channels with logical address values of
0
,
4
,
and
8
, respectively. If only logical channels
4
and
8
have the AEQ feature
enabled, when you use this option, the ALT2GXB_RECONFIG starts the
xxxx
wrtie_all
reconfig_mode_sel[3:0]
busy
rx_eqctrl_out[19..16]
1001
ALT2GXB_RECONFIG indicates
that the AEQ hardware for logical
channel address 4 is powered down
valid translated manual
equalization settings
read
0000
PMA read operation
4 (logical channel 4)
logical_channel_address[]