Altera Corporation
3–125
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Dynamic Reconfiguration
what is deserializer block width
double
what is channel width
40 (8b/10b encoder/decoder in the
ALT2GXB is not used)
what is the data rate
4250 Mbps
what is the input clock frequency
106.25 MHz
what is the data rate division factor
1
select the
rxdigitalreset
,
txdigitalreset
, and
rxanalogreset
ports
PLL/Ports Tab Settings
select the
gxb_powerdown
,
rx_freqlocked
,
pll_locked
in
the screen
RX Analog/Cal BLK Tab Settings
select the calibration block
select the
cal_blk_powerdown
if
required
TX Analog Tab Setting
select the appropriate settings based
on your requirements
Reconfig Tab Settings
select channel interface
This is required since the three
protocols require different PLD widths
(refer to
Table 3–12
).
select channel internals and enable
channel and transmitter PLL
reconfiguration
Reconfig Alt PLL Tab Setting
In this example design, you are using
only two channels in the transceiver
block. Since there are two TX PLLs per
transceiver block, use one TX PLL for
each channel and reconfigure the same
TX PLL to switch across protocols.
Therefore, you do not need an alternate
TXPLL for this instance.
Reconfig Clks 1 Tab Settings
what is the main PLL logical reference
clock index
0
Table 3–13. FC-4G Protocol Settings (Part 2 of 3)
Tab Page and Option
Setting