Rev. 1.00 Oct. 01, 2007 Page xlvii of lxvi
Figure 23.38 Data Subject to Checksum Calculation ................................................................. 993
Section 25 Stream Interface (STIF)
Figure 25.1 Block Diagram of STIF........................................................................................... 998
Figure 25.2 Transmit/Receive Data Structure in External Memory
(with 16-Byte Work Area) .................................................................................... 1015
Figure 25.3 Clock Valid Reception Timing.............................................................................. 1017
Figure 25.4 Strobe Reception Timing....................................................................................... 1019
Figure 25.5 Clock Valid Transmission Timing ........................................................................ 1021
Figure 25.6 Strobe Transmission Timing ................................................................................. 1023
Section 26 I
2
C Bus Interface (IIC)
Figure 26.1 Block Diagram for I
2
C Bus Interface .................................................................... 1025
Figure 26.2 I
2
C Bus Timing...................................................................................................... 1046
Figure 26.3 Master Data Transmit Format ............................................................................... 1047
Figure 26.4 Master Data Receive Format ................................................................................. 1047
Figure 26.5 Combination Transfer Format of Master Transfer ................................................ 1048
Figure 26.6 10-Bit Address Data Transmit Format .................................................................. 1048
Figure 26.7 10-Bit Address Data Receive Format.................................................................... 1049
Figure 26.8 10-Bit Address Transmit/Receive Combined Format ........................................... 1049
Figure 26.9 Data Transmit Mode Operation Timing ................................................................ 1051
Figure 26.10 Data Receive Mode Operation Timing................................................................ 1053
Section 27 Serial Communication Interface with FIFO (SCIF)
Figure 27.1 Block Diagram of SCIF......................................................................................... 1061
Figure 27.2
SCIFn_RTS
Pin (n = 0, 1) ..................................................................................... 1062
Figure 27.3
SCIFn_CTS
Pin (n = 0, 1) ..................................................................................... 1063
Figure 27.4 SCIFn_SCK Pin (n = 0, 1)..................................................................................... 1064
Figure 27.5 SCIFn_TXD Pin (n = 0, 1) .................................................................................... 1064
Figure 27.6 SCIFn_RXD Pin (n = 0, 1).................................................................................... 1065
Figure 27.7 Data Format in Asynchronous Communication
(Example with 8-Bit Data, Parity, and Two Stop Bits) ......................................... 1094
Figure 27.8 Sample SCIF Initialization Flowchart ................................................................... 1097
Figure 27.9 Sample Serial Transmission Flowchart ................................................................. 1098
Figure 27.10 Sample SCIF Transmission Operation
(Example with 8-Bit Data, Parity, One Stop Bit)................................................ 1100
Figure 27.11 Sample Operation Using Modem Control (
SCIF_CTS
)...................................... 1100
Figure 27.12 Sample Serial Reception Flowchart (1)............................................................... 1101
Figure 27.12 Sample Serial Reception Flowchart (2)............................................................... 1102
Figure 27.13 Sample SCIF Receive Operation
(Example with 8-Bit Data, Parity, One Stop Bit)................................................ 1103
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...