Section 31 Multimedia Card Interface (MMCIF)
Rev. 1.00 Oct. 01, 2007 Page 1321 of 1956
REJ09B0256-0100
31.3.20 Interrupt
Status Register 2 (INTSTR2)
INTSTR2 controls the interrupt output of the MMCIF.
FRDYI is set even in the set condition after a clear. To clear FRDYI, disable the flag setting
through FRDYIE in INTCR2.
7
6
5
4
3
2
1
0
0
0
0
0
0
0
1
0
R
R
R
R
R
R/(W)
*
R
R/(W)
*
Bit:
Initial value:
R/W:
—
—
—
—
—
CDI
FRDY_
TU
FRDYI
Bit Bit
Name
Initial
Value R/W Description
Interrupt
output
7 to 3
—
All 0
R
Reserved
These bits are always read as 0. The write
value should always be 0.
2 CDI 0 R/(W)
*
Card Identification Flag
Identifies insert/pullout of card (variation
between high and low of card identification
signal)
[Setting 1 condition]
When insert/pullout of card is identified
while CDIE = 1.
[Clearing 0 condition]
Write 0 after reading CDI = 1.
FRDY
1
FRDY_TU
1
R
When the set condition of FRDYI is met
Read value
0: Remaining data in FIFO meets the
assert condition specified by DMACR.
1: Remaining data in FIFO does not meet
the assert condition specified by
DMACR.
0 FRDYI
0 R/(W)
*
FIFI Ready Completion Flag
[Setting 1 condition]
When the DMAEN bit is set while FRDYIE
= 1 and the remaining data in FIFO does
not meet the assert condition specified by
DMACR.
[Clearing 0 condition]
Write 0 after reading FRDYI = 1.
FRDY
Note:
*
Cleared by writing 0 after reading 1
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...