Rev. 1.00 Oct. 01, 2007 Page xxv of lxvi
26.4.7
10-Bit Address Format........................................................................................ 1048
26.4.8
Master Transmit Operation ................................................................................. 1050
26.4.9
Master Receive Operation................................................................................... 1052
26.5
Programming Examples................................................................................................... 1054
26.5.1
Master Transmitter.............................................................................................. 1054
26.5.2
Master Receiver .................................................................................................. 1055
26.5.3
Master Transmitter—Restart—Master Receiver ................................................ 1056
Section 27 Serial Communication Interface with FIFO (SCIF) ......................1059
27.1
Features............................................................................................................................ 1059
27.2
Input/Output Pins ............................................................................................................. 1065
27.3
Register Descriptions ....................................................................................................... 1066
27.3.1
Receive Shift Register (SCRSR)......................................................................... 1068
27.3.2
Receive FIFO Data Register (SCFRDR) ............................................................ 1068
27.3.3
Transmit Shift Register (SCTSR) ....................................................................... 1069
27.3.4
Transmit FIFO Data Register (SCFTDR) ........................................................... 1069
27.3.5
Serial Mode Register (SCSMR).......................................................................... 1070
27.3.6
Serial Control Register (SCSCR)........................................................................ 1073
27.3.7
Serial Status Register (SCFSR) .......................................................................... 1077
27.3.8
Bit Rate Register (SCBRR) ................................................................................ 1083
27.3.9
FIFO Control Register (SCFCR) ........................................................................ 1084
27.3.10
Transmit FIFO Data Count Register (SCTFDR) ................................................ 1086
27.3.11
Receive FIFO Data Count Register (SCRFDR).................................................. 1086
27.3.12
Serial Port Register (SCSPTR) ........................................................................... 1087
27.3.13
Line Status Register (SCLSR) ............................................................................ 1090
27.3.14
Serial Error Register (SCRER) ........................................................................... 1091
27.4
Operation ......................................................................................................................... 1092
27.4.1
Overview............................................................................................................. 1092
27.4.2
Operation in Asynchronous Mode ...................................................................... 1094
27.4.3
Operation in Clocked Synchronous Mode .......................................................... 1104
27.5
SCIF Interrupt Sources and the DMAC ........................................................................... 1113
27.6
Usage Notes ..................................................................................................................... 1115
Section 28 Serial Communication Interface with FIFO/IrDA Interface
(SCIF/IrDA)...................................................................................1119
28.1
Features............................................................................................................................ 1119
28.2
Input/Output Pins ............................................................................................................. 1123
28.3
Register Descriptions ....................................................................................................... 1124
28.3.1
Receive Shift Register (SCRSR)......................................................................... 1126
28.3.2
Receive FIFO Data Register (SCFRDR) ............................................................ 1126
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...