Rev. 1.00 Oct. 01, 2007 Page xliv of lxvi
Figure 14.14 Example of DREQ Input Detection in Cycle Steal Mode Level Detection........... 610
Figure 14.15 Example of DREQ Input Detection in Burst Mode Edge Detection ..................... 611
Figure 14.16 Example of DREQ Input Detection in Burst Mode Level Detection .................... 611
Figure 14.17 DMA Transfer End Signal (Cycle Steal Mode Level Detection).......................... 612
Figure 14.18 Example of BSC Ordinary Memory Access
(No Wait, Idle Cycle 1, Longword Access to 16-Bit Device)............................... 613
Section 15 External CPU Interface (EXCPU)
Figure 15.1 EXCPU Block Diagram .......................................................................................... 621
Figure 15.2 External CPU Access (Single Access) .................................................................... 630
Figure 15.3 External CPU Access (Burst Access)...................................................................... 631
Figure 15.4 Configuration of Connection with External CPU.................................................... 632
Section 16 Clock Pulse Generator (CPG)
Figure 16.1 Block Diagram of CPG ........................................................................................... 634
Figure 16.2 Notes on Using Crystal Resonator .......................................................................... 642
Figure 16.3 Notes on Using PLL or DLL Oscillator Circuit ...................................................... 643
Section 17 Watchdog Timer and Reset (WDT)
Figure 17.1 System Block Diagram............................................................................................ 646
Figure 17.2 WDT Counting Up Operation ................................................................................. 657
Figure 17.3 STATUS Output during Power-on.......................................................................... 660
Figure 17.4 STATUS Output by Reset input during Normal Operation .................................... 661
Figure 17.5 STATUS Output by Reset input during Sleep Mode .............................................. 661
Figure 17.6 STATUS Output by Watchdog timer overflow Power-On Reset during
Normal Operation.................................................................................................... 662
Figure 17.7 STATUS Output by Watchdog timer overflow Power-On Reset
during Sleep Mode .................................................................................................. 663
Figure 17.8 STATUS Output by Watchdog timer overflow Manual Reset during Normal
Operation................................................................................................................. 664
Figure 17.9 STATUS Output by Watchdog timer overflow Manual Reset during Sleep
Mode ....................................................................................................................... 665
Section 18 Power-Down Mode
Figure 18.1 DDR-SDRAM Interface Operation when Turning System Power Supply
On/Off ..................................................................................................................... 682
Figure 18.2 Sequence for Turning Off System Power Supply after Entering Self-Refresh
Mode ....................................................................................................................... 683
Figure 18.3 Sequence for Turning VDD Power Supply (1.2 V) On/Off .................................... 685
Figure 18.4 STATUS Output when an Interrupt Occurs in Sleep Mode .................................... 685
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...