Section 42 User Debugging Interface (H-UDI)
Rev. 1.00 Oct. 01, 2007 Page 1802 of 1956
REJ09B0256-0100
42.4 Register
Descriptions
The H-UDI has the following registers.
Table 42.3 Register Configuration (1)
CPU Side
Register Name
Abbrev.
R/W
Area P4
Address
*
1
Area 7 Address
*
1
Size
Initial
Value
*
2
Instruction register
SDIR
R
H'FC11 0000
H'1C11 0000
16
H'0EFF
Interrupt source register
SDINT
R/W H'FC11
0018 H'1C11
0018 16 H'0000
Boundary scan register
SDBSR
Bypass register
SDBPR
Notes: 1. The area P4 address is an address when accessing through area P4 in a virtual
address space. The area 7 address is an address when accessing through area 7 in a
physical space using the TLB.
2. The low level of the
TRST
pin or the Test-Logic-Reset state of the TAP controller
initializes to these values.
Table 42.4 Register Configuration (2)
H-UDI Side
Register Name
Abbrev.
R/W
Size
Initial Value
*
1
Instruction register
SDIR
R/W
32
H'FFFF FFFD (fixed value
*
2
)
Interrupt source register
SDINT
W
*
3
32 H'0000
0000
Boundary scan register
SDBSR
Bypass register
SDBPR
R/W
1
Undefined
Note: 1. The low level of the
TRST
pin or the Test-Logic-Reset state of the TAP controller
initializes to these values.
2. When reading via the H-UDI, the value is always H'FFFF FFFD.
3. Only 1 can be written to the LSB by the H-UDI interrupt command.
Table 42.5 Register Status in Each Processing State
Register Name
Abbrev.
Power-On Reset Manual Reset Sleep
Standby
Instruction
register
SDIR
H'0EFF
Retained Retained Retained
Interrupt source register SDINT
H'0000
Retained
Retained
Retained
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...