Section 37 LCD Controller (LCDC)
Rev. 1.00 Oct. 01, 2007 Page 1638 of 1956
REJ09B0256-0100
(TFT module)
State
Power Supply for
Logic
Display Data,
Timing Signal
Power Supply for High-
Voltage Systems
Control Pin
LCD_VCPWC
LCD_CL2, LCD_CL1,
LCD_FLM,
LCD_M_DISP, LCD_D
LCD_VEPWC
Operating State
Supply
Supply
Supply
Supply
Supply
(Transitional State)
Supply
Stopped State
The table above shows the states of the power supply, display data, and timing signals for the
typical LCD module in its active and stopped states. Some of the supply voltages described may
not be necessary, because some modules internally generate the power supply required for high-
voltage systems from the logic-level power-supply voltage.
Notes on display-off mode (LCDC stopped):
If LCD module power-supply control-sequence processing is in use by the LCDC or the supply of
power is cut off while the LCDC is in its display-on mode, normal operation is not guaranteed. In
the worst case, the connected LCD module may be damaged.
37.4.7 Operation
for Hardware Rotation
Operation in hardware-rotation mode is described below. Hardware-rotation mode can be thought
of as using a landscape-format LCD panel instead of a portrait-format LCD panel by placing the
landscape-format LCD panel as if it were a portrait-format panel. Whether the panel is intended
for use in landscape or portrait format is thus no problem. The panel must, however, be within 320
pixels wide.
When making settings for hardware rotation, the following five differences from the setting for no
hardware rotation must be noted. (The following example is for a display at 8 bpp. At 16 bpp, the
amount of memory per dot will be doubled. The image size and register values used for rotation
will thus be different.)
1. The image data must be prepared for display in the rotated panel. (If 240
×
320 pixels will be
required after rotation, 240
×
320 pixel image data must be prepared.)
2. The register settings for the address of the image data must be changed (LDSARU and
LDLAOR).
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...