Rev. 1.00 Oct. 01, 2007 Page 1949 of 1956
REJ09B0256-0100
IP Security Accelerator (SECURITY).... 995
IRL interrupts ......................................... 293
IRQ interrupts ......................................... 292
Issue rates ................................................. 94
ITLB ....................................................... 159
ITLB address array ................................. 173
ITLB data array ...................................... 174
L
L memory ............................................... 217
LCD controller (LCDC) ....................... 1585
LCD module power-supply states......... 1637
List processor........................................ 1491
Little endian.............................................. 52
Load-store architecture ............................. 57
Logic operation instructions ..................... 70
M
Magic packet detection ........................... 981
Manual PAUSE frame transmission ....... 980
Manual reset ........................................... 116
Master Mode........................................... 407
Master Mode 1...................................... 1226
Memory management unit.............. 137, 324
Memory-mapped registers ........................ 51
MII frame................................................ 984
MII registers ................................... 989, 990
MII-RMII conversion circuit .................. 991
MMC Mode .......................................... 1326
Module standby mode............................. 680
Multi-Buffer frame ................................. 971
Multiple interrupts .................................. 307
Multiple virtual memory mode ............... 145
N
NMI (nonmaskable interrupt) ................. 132
NMI interrupt.......................................... 292
Notes on display-off mode
(LCDC stopped).................................... 1638
O
On-chip module interrupts ...................... 295
On-Chip peripheral module request
mode ....................................................... 592
One-shot operation.................................. 755
Operand access cycle break .................. 1785
P
P0, P3, and U0 areas ............................... 142
P1 area..................................................... 142
P2 area..................................................... 142
P4 area..................................................... 142
Padding insertion .................................... 973
Page size bits........................................... 157
PAUSE frame reception.......................... 981
PC card controller (PCC) ...................... 1359
PECR .................................................... 1700
Phase counting mode .............................. 740
PHY-LSI ................................................. 984
Pipelining .................................................. 79
Power-Down mode ......................... 434, 667
Power-down state...................................... 53
Power-on reset ........................................ 116
Power-supply control sequences........... 1633
PPN ......................................................... 157
Pre-execution user break/
post-execution user break........................ 130
Prefetch instruction ................................. 229
PRI .......................................................... 781
Privileged mode ........................................ 38
Processing modes...................................... 38
Programming model.................................. 37
Protection key data.................................. 157
PWM modes ........................................... 737
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...