Section 23 Gigabit Ethernet Controller (GETHER)
Rev. 1.00 Oct. 01, 2007 Page 974 of 1956
REJ09B0256-0100
23.4.8 Interrupt Processing
(1) Interrupt
Sources
The GETHER issues three types of interrupts to the CPU: receive/transmit interrupts for port 0
(GEINT0), receive/transmit interrupts for port 1 (GEINT1) and transfer interrupts between port 0
and port 1 (GEINT2). Table 23.7 shows these three interrupts, the interrupt sources, interrupt
status registers/bits set at interrupt occurrence, and interrupt generation timing.
GEINT0 or GEINT1 interrupts are generated in correspondence with the port 0 or port 1
transmit/receive operation. When an interrupt source is generated, it is set in EESR0 or EESR1
and an interrupt is issued to the CPU. For some interrupt sources, the EESR0/EESR1 setting and
an interrupt to the CPU are performed after a write-back operation to a descriptor is completed,
not immediately after the interrupt source is detected. Interrupt sources other than the E-MAC
status register source (ECI bit) are cleared by writing a 1 to the corresponding source bit. The E-
MAC status register source (ECI bit) is cleared by writing a 1 to the corresponding source bit in
ECSR. Interrupt source bits retain the values until they are cleared. GEINT0 or GEINT1 interrupt
source is allowed to issue interrupts by setting the corresponding bit in EESIPR0 or EESIPR1.
Each E-MAC state register source (ECI bit) is allowed to issue an interrupt by setting the
corresponding bit in ECSIPR. In the initial value, interrupts are disabled.
GEINT2 interrupt is issued in correspondence with relay operation between port 1 and port 0.
When an interrupt source is generated, it is set to the corresponding bit in TSU_FWSR and an
interrupt is issued to the CPU. Each GEINT2 interrupt source is cleared by writing a 1 to the
corresponding bit. The interrupt source bit retains the value until it is cleared. Each GEINT2
interrupt source is allowed to issue an interrupt by setting the corresponding bit in TSU_FWSR. In
the initial state, interrupts are disabled.
Table 23.7 shows these three interrupts, interrupt sources, interrupt status registers and bits set at
interrupt occurrence and interrupt generation timing.
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...