Section 9 Interrupt Controller (INTC)
Rev. 1.00 Oct. 01, 2007 Page 277 of 1956
REJ09B0256-0100
Bit Bit
Name
Initial
Value R/W
Function
Description
13
HAC
1
R/W
Masks HAC interrupts
12
CMT
1
R/W
Masks CMT interrupts
11 to 9
—
All 1
R
These bits are always read as 1.
The write value should always be
1.
8
DMAC
1
R/W
Masks DMAC interrupts
7
H-UDI
1
R/W
Masks H-UDI interrupts
6
—
1
R
This bit is always read as 1. The
write value should always be 1.
5
WDT
1
R/W
Masks WDT interrupts
4
SCIF1
1
R/W
Masks SCIF1 interrupts
3
SCIF0
1
R/W
Masks SCIF0 interrupts
2
RTC
1
R/W
Masks RTC interrupts
1
TMU1
1
R/W
Masks TMU1 interrupts
0
TMU0
1
R/W
Masks TMU0 interrupts
Masks interrupts for
each peripheral
module.
[When writing]
0: Invalid
1: Interrupts are
masked
[When reading]
0: No mask setting
1: Mask setting
9.3.19 Interrupt
Mask
Register 1 (INT2MSKR1)
INT2MSKR1 is a 32-bit readable/writable register that sets masking for each source indicated in
the interrupt source register. Interrupts whose corresponding bits in INT2MSKR1 are set to 1 are
not notified to the CPU.
INT2MSK1 is initialized to H'FFFF FFFF (mask state) by a reset.
16
17
18
19
20
21
22
23
24
25
26
27
28
29
31
30
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
R/W
R/W
R
R
R/W
R/W
R
R
R/W
R/W
R
R
R
R
R
R
0
1
2
3
4
5
6
7
8
9
10
11
12
13
15
14
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
R/W
R/W
R/W
R/W
R/W
R/W
R
R/W
R/W
R/W
R/W
R/W
R/W
R
R/W
R
SCIF2 USBF
STIF1 STIF0
USBH
GETH
ER
PCC
ADC
TPU
SIM SIOF2 SIOF1 LCDC
IIC1
IIC0
SSI3 SSI2
SSI1
SECU
RITY
*
Bit:
Initial value:
R/W:
Bit:
Initial value:
R/W:
− −
−
− − −
− −
−
− −
−
−
Note:
*
This bit is reserved in the R5S77631.
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...