Rev. 1.00 Oct. 01, 2007 Page xvi of lxvi
13.4.6
Normal mode ........................................................................................................ 549
13.4.7
Power Management .............................................................................................. 549
13.4.8
PCI Local Bus Basic Interface.............................................................................. 550
13.5
Usage Notes ....................................................................................................................... 562
13.5.1
Notes on PCIC Target Reading............................................................................. 562
13.5.2
Notes on Host Mode ............................................................................................. 562
Section 14 Direct Memory Access Controller (DMAC) ................................... 565
14.1
Features.............................................................................................................................. 565
14.2
Input/Output Pins............................................................................................................... 567
14.3
Register Descriptions ......................................................................................................... 569
14.3.1
DMA Source Address Registers (SAR0 to SAR5) ............................................... 572
14.3.2
DMA Source Address Registers (SARB0 to SARB3).......................................... 573
14.3.3
DMA Destination Address Registers (DAR0 to DAR5) ...................................... 573
14.3.4
DMA Destination Address Registers (DARB0 to DARB3) ................................. 574
14.3.5
DMA Transfer Count Registers (TCR0 to TCR5)................................................ 574
14.3.6
DMA Transfer Count Registers (TCRB0 to TCRB3)........................................... 575
14.3.7
DMA Channel Control Registers (CHCR0 to CHCR5) ....................................... 576
14.3.8
DMA Operation Register (DMAOR) ................................................................... 584
14.3.9
DMA Extended Resource Selectors (DMARS0 to DMARS2)............................. 587
14.4
Operation ........................................................................................................................... 591
14.4.1
DMA Transfer Requests ....................................................................................... 591
14.4.2
Channel Priority.................................................................................................... 595
14.4.3
DMA Transfer Types............................................................................................ 598
14.4.4
DMA Transfer Flow ............................................................................................. 606
14.4.5
Repeat Mode Transfer .......................................................................................... 608
14.4.6
Reload Mode Transfer .......................................................................................... 609
14.4.7
DREQ Pin Sampling Timing ................................................................................ 610
14.5
Usage Notes ....................................................................................................................... 614
14.5.1
Module Stop ......................................................................................................... 614
14.5.2
Address Error........................................................................................................ 614
14.5.3
Notes on Burst Mode Transfer.............................................................................. 614
14.5.4
DACK and TEND Output Divisions .................................................................... 615
14.5.5
CS
Output Settings and Transfer Size Larger than External Bus Width............... 615
14.5.6
DACK and TEND Assertion and DREQ Sampling.............................................. 615
14.5.7
DMA Transfer to DMAC Prohibited .................................................................... 619
14.5.8
NMI Interrupt........................................................................................................ 619
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...