Rev. 1.00 Oct. 01, 2007 Page xiv of lxvi
Section 10 SuperHyway Bus Bridge (SBR) ...................................................... 313
10.1
Features.............................................................................................................................. 313
10.2
Register Descriptions ......................................................................................................... 314
10.2.1
Bus Arbitration Priority Level Setting Register (SBRIVCLV) ............................ 315
10.2.2
SuperHyway Bus Priority Control Resister (PRPRICR) ...................................... 316
10.3
Operation ........................................................................................................................... 317
10.3.1
SuperHyway Bus Interface ................................................................................... 317
10.3.2
Bus Arbitration ..................................................................................................... 317
Section 11 Local Bus State Controller (LBSC)................................................. 319
11.1
Features.............................................................................................................................. 319
11.2
Input/Output Pins............................................................................................................... 322
11.3
Area Overview................................................................................................................... 324
11.3.1
Space Divisions .................................................................................................... 324
11.3.2
Memory Bus Width .............................................................................................. 328
11.3.3
Data Alignment..................................................................................................... 329
11.3.4
PCMCIA Support ................................................................................................. 329
11.4
Register Descriptions ......................................................................................................... 333
11.4.1
Memory Address Map Select Register (MMSELR)............................................. 334
11.4.2
Bus Control Register (BCR) ................................................................................. 336
11.4.3
CSn Bus Control Register (CSnBCR) .................................................................. 340
11.4.4
CSn Wait Control Register (CSnWCR)................................................................ 346
11.4.5
CSn PCMCIA Control Register (CSnPCR).......................................................... 351
11.5
Operation ........................................................................................................................... 356
11.5.1
Endian/Access Size and Data Alignment.............................................................. 356
11.5.2
Areas..................................................................................................................... 361
11.5.3
SRAM interface .................................................................................................... 365
11.5.4
Burst ROM Interface ............................................................................................ 373
11.5.5
PCMCIA Interface................................................................................................ 375
11.5.6
MPX Interface ...................................................................................................... 386
11.5.7
Byte Control SRAM Interface .............................................................................. 399
11.5.8
Wait Cycles between Accesses............................................................................. 403
11.5.9
Bus Arbitration ..................................................................................................... 405
11.5.10
Master Mode......................................................................................................... 407
11.5.11
Cooperation between Master and Slave................................................................ 408
Section 12 DDR-SDRAM Interface (DDRIF) .................................................. 409
12.1
Features.............................................................................................................................. 409
12.2
Input/Output Pins............................................................................................................... 411
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...