Section 13 PCI Controller (PCIC)
Rev. 1.00 Oct. 01, 2007 Page 475 of 1956
REJ09B0256-0100
Bit Bit
Name
Initial
Value R/W
Description
31 to 20 MBA
(upper)
H'000 SH:
R/W
PCI: R/W
PCI Memory Space 1 Base Address (upper 12 bits)
Specifies the upper 12 bits of PCI memory base
address that corresponds the base address of local
address space 1 (SuperHyway bus address space of
this LSI).
PCILSE0 [28:20] Address space
Effective bit of
MBA
(upper)
0 0000 0000
1 Mbyte
[31:20]
0 0000 0001
2 Mbytes
[31:21]
0 0000 0011
4 Mbytes
[31:22]
|
|
|
0 1111 1111
256 Mbytes
[31:28]
1 1111 1111
512 Mbytes
[31:29]
19 to 4
MBA
(lower)
H'0000 SH:
R
PCI: R
Memory Space 1 Base Address (lower 16 bits)
These bits are fixed H'0000 by hardware.
3 LAP 0
SH:
R
PCI: R
Prefetch Control
Indicates whether or not local address space 1 is
prefetchable.
0: Not prefetchable
1: Prefetchable (Not supported)
2,
1 LAT
00 SH:
R
PCI: R
Memory Type
Indicates the memory type of local address space 1.
00: 32-bit base address and 32-bit space
01: 32-bit base address and 1-Mbyte space (Not
supported)
10: 64-bit base address (Not supported)
11: Reserved
0 ASI 0
SH:
R
PCI: R
Address Space Indicator
Indicates whether the base address in this register
indicates the I/O or memory space.
0: Memory space
1: I/O space
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...