Section 23 Gigabit Ethernet Controller (GETHER)
Rev. 1.00 Oct. 01, 2007 Page 949 of 1956
REJ09B0256-0100
Bit Bit
Name
Initial
Value R/W Description
26 PV 0 R/W
Padding
Insertion
Indicates whether the padding specified by RPADIR was
inserted in the receive frame processed with this descriptor
or not.
0: No padding inserted
1: Padding inserted
This bit can be changed by the E-DMAC write-back
processing.
25 to 12
All
0
R
Reserved
These bits are always read as 0. The write value should
always be 0.
11 to 0
RFS[11:0] All 0
R/W
Receive Frame Status
Indicate the status of the corresponding frame. A bit below,
when set to 1, indicates the occurrence of the
corresponding event. If an event indicated by any of RFS9
to RFS0 occurs, the frame is not received completely.
RFS[11:10]: Reserved
RFS[9]: Receive FIFO overflow (corresponding to the RFOF
bit in EESR)
RFS[8]: Detection of reception abort (Corresponding to the
RABT bit in EESR)
RFS[7]: Multicast address frame received (corresponding to
the RMAF bit in EESR)
RFS[6]: Carrier extension error (corresponding to the CEEF
bit in EESR)
RFS[5]: Carrier extension loss (corresponding to the CELF
bit in EESR)
RFS[4]: Residual-bit frame receive error (corresponding to
the RRF bit in EESR)
RFS[3]: Long frame receive error (corresponding to the
RTLF bit in EESR)
RFS[2]: Short frame receive error (corresponding to the
RTSF bit in EESR)
RFS[1]: PHY-LSI receive error (corresponding to the PRE
bit in EESR)
RFS[0]: CRC error on receive frame (corresponding to the
CERF bit in EESR)
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...