Section 23 Gigabit Ethernet Controller (GETHER)
Rev. 1.00 Oct. 01, 2007 Page 943 of 1956
REJ09B0256-0100
Bit Bit
Name
Initial
Value R/W Description
27
TFE
0
R/W
Transmit Frame Error Occurrence
Indicates that an error occurred in the transmit frame.
0: The TFS11 to TFS0 bits are all 0
1: One of the TFS11 to TFS0 bits is 1
The TFS8 to TFS0 bits can be masked for each factor by
using TRSCER. TheTFS11 to TFS9 bits cannot be
masked.
This bit is set by the E-DMAC write-back operation.
26 TWBI
0 R/W
Write-Back
Completion Interrupt Notification
0: Does not notify of a write-back completion interrupt
1: After a write-back operation to this descriptor is
complete, this bit sets the TWB1 and TWB0 bits in
EESR to 11 and notifies the CPU of a write-back
completion interrupt.
This bit is valid only for the descriptor including the end of
transmit frame (TFP = 01 or 11). This bit is cleared to 0 by
the E-DMAC write-back operation.
25 to 12
All
0
R
Reserved
These bits are always read as 0. The write value should
always be 0.
11 to 0
TFS[11:0] All 0
R/W
Transmit Frame Status
These bits indicate the status of the corresponding frame.
A bit below, which is set by the E-DMAC write-back
operation, indicates the occurrence of the corresponding
event when set to 1.
•
TFS[11:10]: Reserved (The write value should always
be 0.)
•
TFS[9]: Transmit FIFO underflow (Corresponding to
the TUC bit in EESR)
•
TFS[8]: Detection of transmission abort
(Corresponding to the TABT bit in EESR)
•
TFS[7:0]: Reserved (The write value should always be
0.)
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...