Section 3 Instruction Set
Rev. 1.00 Oct. 01, 2007 Page 70 of 1956
REJ09B0256-0100
Table 3.6
Logic Operation Instructions
Instruction Operation
Instruction Code
Privileged
T Bit
New
AND
Rm,Rn
Rn & Rm
→
Rn
0010nnnnmmmm1001
— —
—
AND
#imm,R0
R0 & imm
→
R0
11001001iiiiiiii
— —
—
AND.B
#imm,@(R0,GBR)
(R0 + GBR) & imm
→
(R0 + GBR)
11001101iiiiiiii
— —
—
NOT Rm,Rn
~Rm
→
Rn
0110nnnnmmmm0111
— —
—
OR
Rm,Rn
Rn | Rm
→
Rn
0010nnnnmmmm1011
— —
—
OR
#imm,R0
R0 | imm
→
R0
11001011iiiiiiii
— —
—
OR.B
#imm,@(R0,GBR)
(R0 + GBR) | imm
→
(R0 + GBR)
11001111iiiiiiii
— —
—
TAS.B @Rn
When (Rn) = 0, 1
→
T
Otherwise, 0
→
T
In both cases,
1
→
MSB of (Rn)
0100nnnn00011011
— Test
result
—
TST
Rm,Rn
Rn & Rm;
when result = 0, 1
→
T
Otherwise, 0
→
T
0010nnnnmmmm1000
— Test
result
—
TST
#imm,R0
R0 & imm;
when result = 0, 1
→
T
Otherwise, 0
→
T
11001000iiiiiiii
— Test
result
—
TST.B
#imm,@(R0,GBR)
(R0 + GBR) & imm;
when result = 0, 1
→
T
Otherwise, 0
→
T
11001100iiiiiiii
—
Test
result
—
XOR Rm,Rn
Rn
∧
Rm
→
Rn
0010nnnnmmmm1010
—
—
—
XOR #imm,R0
R0
∧
imm
→
R0
11001010iiiiiiii
—
—
—
XOR.B
#imm,@(R0,GBR)
(R0 + GBR)
∧
imm
→
(R0 + GBR)
11001110iiiiiiii
—
—
—
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...