Section 37 LCD Controller (LCDC)
Rev. 1.00 Oct. 01, 2007 Page 1651 of 1956
REJ09B0256-0100
13) 8-bit interface color 640
×
840
STN-LCD
DOTCLK
LCD_CL2
LCD_D0
LCD_D1
LCD_D2
LCD_D3
R0
G0
B0
R1
G1
R2
G2
LCD_D8 to 15
Low
LCD_D4
LCD_D5
LCD_D6
LCD_D7
B1
B2
R3
G3
R4
G4
B3
R5
B4
G5
B5
R6
G6
R7
G7
B6
B7
R8
G8
B8
R9
G9
R10
G10
B9
G637
B637
R638
G638
R639
G639
B638
B639
R0
G0
B0
R1
G1
R2
G2
B1
LCD_CL1
One horizontal time ( ex. 640 + 8
×
3 (:3 characters) = 664 DCLK)
Horizontal synchronization position
LCD_CL1
Valid
Valid
Valid
Valid
Valid
LCD_D
One horizontal
time
LCD_FLM
1st line
data
2nd line
data
One frame time (480
×
CL1)
1st line
data
LCD_CL2
2nd line
data
Next frame time (480
×
CL1)
No vertical retrace
One vertical retrace
LCD_CL1
LCD_D
Valid
Valid
One horizontal
time
LCD_FLM
1st line
data
2nd line
data
One frame time (481
×
CL1)
1st line
data
LCD_CL2
2nd line
data
Next frame time (480
×
CL1)
Vertical retrace
time
(One horizontal
time)
Horizontal wave
Valid
Valid
Valid
Valid
480th line
data
One horizontal display time (640
×
DCLK)
Horizontal retrace time
Horizontal
synchronization width
480th line
data
Figure 37.22 Clock and LCD Data Signal Example (8-Bit Interface Color 640
×
480)
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...