Section 43 Electrical Characteristics
Rev. 1.00 Oct. 01, 2007 Page 1884 of 1956
REJ09B0256-0100
43.4.15 SIOF Module Signal Timing
Table 43.28 SIOF Module Signal Timing
Conditions: V
CCQ
=
VDD
_
RTC
=
AV
CC
=
3.0 to 3.6 V, V
CCQ-DDR
=
2.3 to 2.7 V, VDD
=
1.15 to
1.35 V, Ta
= −
20 to 75
°
C
Item Symbol
Min.
Max.
Unit
Figure
SIOFn_MCK clock input cycle time
t
MCYC
2
×
t
Pcyc0
*
ns
43.60
SIOFn_MCK input high level width
t
MWH
0.4
×
t
MCYC
ns
43.60
SIOFn_MCK input low level width
t
MWL
0.4
×
t
MCYC
ns
43.60
SIOFn_SCK clock cycle time
t
SICYC
2
×
t
Pcyc0
*
ns
43.61 to 43.65
SIOFn_SCK output high level width
t
SWHO
0.4
×
t
MCYC
ns
43.61 to 43.64
SIOFn_SCK output low level width
t
SWLO
0.4
×
t
MCYC
ns
43.61 to 43.64
SIOFn_SYNC output delay time
t
FSD
20
ns
43.61 to 43.64
SIOFn_SCK input high level width
t
SWHI
0.4
×
t
SICYC
ns
43.65
SIOFn_SCK input low level width
t
SWLI
0.4
×
t
SICYC
ns
43.65
SIOFn_SYNC input setup time
t
FSS
20
ns
43.65
SIOFn_SYNC input hold time
t
FSH
20
ns
43.65
SIOFn_TXD output delay time
t
STDD
20
ns
43.61 to 43.65
SIOFn_RXD input setup time
t
SRDS
20
ns
43.61 to 43.65
SIOFn_RXD input hold time
t
SRDH
20
ns
43.61 to 43.65
Note:
*
t
Pcyc0
is a cycle time of a peripheral clock 0(Pck0).
t
MWH
t
MWL
t
MCYC
SIOF_MCLK
Figure 43.60 SIOF_MCLK Input Timing
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...