Section 14 Direct Memory Access Controller (DMAC)
Rev. 1.00 Oct. 01, 2007 Page 569 of 1956
REJ09B0256-0100
14.3 Register
Descriptions
Table 14.2 shows the configuration of registers of the DMAC. Table 14.3 shows the state of
registers in each processing mode.
Table 14.2 Register Configuration of DMAC
Channel Name
Abbrev. R/W P4
Address
Area 7 Address
Access Size
*
3
0
DMA source address register 0
SAR0
R/W
H'FF60 8020
H'1F60 8020
32
DMA destination address register 0
DAR0
R/W
H'FF60 8024
H'1F60 8024
32
DMA transfer count register 0
TCR0
R/W
H'FF60 8028
H'1F60 8028
32
DMA channel control register 0
CHCR0
R/W
*
1
H'FF60
802C
H'1F60
802C
32
1
DMA source address register 1
SAR1
R/W
H'FF60 8030
H'1F60 8030
32
DMA destination address register 1
DAR1
R/W
H'FF60 8034
H'1F60 8034
32
DMA transfer count register 1
TCR1
R/W
H'FF60 8038
H'1F60 8038
32
DMA channel control register 1
CHCR1
R/W
*
1
H'FF60
803C
H'1F60
803C
32
2
DMA source address register 2
SAR2
R/W
H'FF60 8040
H'1F60 8040
32
DMA destination address register 2
DAR2
R/W
H'FF60 8044
H'1F60 8044
32
DMA transfer count register 2
TCR2
R/W
H'FF60 8048
H'1F60 8048
32
DMA channel control register 2
CHCR2
R/W
*
1
H'FF60
804C
H'1F60
804C
32
3
DMA source address register 3
SAR3
R/W
H'FF60 8050
H'1F60 8050
32
DMA destination address register 3
DAR3
R/W
H'FF60 8054
H'1F60 8054
32
DMA transfer count register 3
TCR3
R/W
H'FF60 8058
H'1F60 8058
32
DMA channel control register 3
CHCR3
R/W
*
1
H'FF60
805C
H'1F60
805C
32
0 to 5
DMA operation register
DMAOR
R/W
*
2
H'FF60
8060
H'1F60
8060
16
4
DMA source address register 4
SAR4
R/W
H'FF60 8070
H'1F60 8070
32
DMA destination address register 4
DAR4
R/W
H'FF60 8074
H'1F60 8074
32
DMA transfer count register 4
TCR4
R/W
H'FF60 8078
H'1F60 8078
32
DMA channel control register 4
CHCR4
R/W
*
1
H'FF60
807C
H'1F60
807C
32
5
DMA source address register 5
SAR5
R/W
H'FF60 8080
H'1F60 8080
32
DMA destination address register 5
DAR5
R/W
H'FF60 8084
H'1F60 8084
32
DMA transfer count register 5
TCR5
R/W
H'FF60 8088
H'1F60 8088
32
DMA channel control register 5
CHCR5
R/W
*
1
H'FF60
808C
H'1F60
808C
32
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...