Rev. 1.00 Oct. 01, 2007 Page xxvi of lxvi
28.3.3
Transmit Shift Register (SCTSR) ....................................................................... 1127
28.3.4
Transmit FIFO Data Register (SCFTDR)........................................................... 1127
28.3.5
Serial Mode Register (SCSMR).......................................................................... 1128
28.3.6
Serial Control Register (SCSCR)........................................................................ 1131
28.3.7
Serial Status Register (SCFSR) .......................................................................... 1135
28.3.8
Bit Rate Register (SCBRR) ................................................................................ 1141
28.3.9
FIFO Control Register (SCFCR) ........................................................................ 1142
28.3.10
FIFO Data Count Register (SCFDR) .................................................................. 1144
28.3.11
Serial Port Register (SCSPTR) ........................................................................... 1145
28.3.12
Line Status Register (SCLSR) ............................................................................ 1147
28.3.13
BRG Frequency Division Register (BRGDL2) .................................................. 1148
28.3.14
BRG Clock Select Register (BRGCKS2) ........................................................... 1149
28.3.15
IrDA Serial Mode Register (SCSMRIR) ............................................................ 1150
28.4
Operation ......................................................................................................................... 1151
28.4.1
Overview ............................................................................................................ 1151
28.4.2
Operation in Asynchronous Mode ...................................................................... 1155
28.4.3
Operation in Clocked Synchronous Mode .......................................................... 1165
28.4.4
SCIF Interrupt Sources and the DMAC.............................................................. 1174
28.4.5
Usage Notes ........................................................................................................ 1176
28.5
Infrared Data Communication Interface .......................................................................... 1179
28.5.1
Infrared Data Communication Format................................................................ 1179
28.5.2
Operation of Infrared Data Communication Interface ........................................ 1180
28.6
Baud Rate Generator for External Clock (BRG) ............................................................. 1181
28.6.1
BRG Block Diagram........................................................................................... 1181
28.6.2
Restrictions on the BRG ..................................................................................... 1182
Section 29 Serial I/O with FIFO (SIOF) ......................................................... 1185
29.1
Features............................................................................................................................ 1185
29.2
Input/Output Pins............................................................................................................. 1187
29.3
Register Descriptions ....................................................................................................... 1188
29.3.1
Mode Register (SIMDR) .................................................................................... 1192
29.3.2
Clock Select Register (SISCR) ........................................................................... 1194
29.3.3
Control Register (SICTR) ................................................................................... 1196
29.3.4
Transmit Data Register (SITDR) ........................................................................ 1199
29.3.5
Receive Data Register (SIRDR) ......................................................................... 1200
29.3.6
Transmit Control Data Register (SITCR) ........................................................... 1201
29.3.7
Receive Control Data Register (SIRCR) ............................................................ 1202
29.3.8
Status Register (SISTR)...................................................................................... 1203
29.3.9
Interrupt Enable Register (SIIER) ...................................................................... 1209
29.3.10
FIFO Control Register (SIFCTR) ....................................................................... 1211
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...