Rev. 1.00 Oct. 01, 2007 Page 1948 of 1956
REJ09B0256-0100
Descriptor Pointer................................... 954
Direct memory access controller
(DMAC) ................................................. 565
Dirty bit .................................................. 158
Double-precision floating-point
extended registers ..................................... 43
Double-precision floating-point
registers .................................................... 43
Dual address mode.................................. 598
E
effective address ....................................... 59
ERI.............................................. 1114, 1175
Ethernet reception................................... 962
Ethernet relay.......................................... 968
Ethernet transmission ............................. 956
Exception flow........................................ 112
Exception handling................................. 105
Exception/interrupt codes ....................... 110
Execution cycles....................................... 94
External CPU interface (EXCPU) .......... 621
External request mode ............................ 591
F
Fixed mode ............................................. 595
Fixed-point transfer instructions............... 66
Floating-point control instructions ........... 76
Floating-point double-precision
instructions ............................................... 76
Floating-point graphics acceleration
instructions ............................................... 77
Floating-point registers....................... 39, 43
Floating-point single-precision
instructions ............................................... 75
FPU exception ........................................ 131
Free-running operation ........................... 755
G
GEINT0 .................................................. 974
GEINT1 .................................................. 974
GEINT2 .................................................. 974
General FPU disable exception............... 128
General illegal instruction exception ...... 126
General interrupt request......................... 133
General Purpose I/O (GPIO)................. 1679
General registers ....................................... 38
Gigabit Ethernet controller
(GETHER).............................................. 783
GMII/MII frame...................................... 986
H
Hardware ITLB miss handling................ 164
H-UDI reset ............................................ 116
I
I
2
C bus data format ............................... 1046
I
2
C bus interface (IIC)........................... 1025
Infrared Data Communication
Interface ................................................ 1179
Initial page write exception............. 120, 171
Input Capture Function ........................... 703
Instruction address error ......................... 124
Instruction execution state ........................ 53
Instruction fetch cycle break................. 1784
Instruction set............................................ 57
Instruction TLB miss exception...... 119, 167
Instruction TLB multiple hit
exception................................................. 166
Instruction TLB multiple-hit
exception................................................. 117
Instruction TLB protection
violation exception.......................... 122, 168
Intermittent mode.................................... 601
Interrupt controller (INTC) ..................... 233
Interrupt response time ........................... 308
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...