Section 3 Instruction Set
Rev. 1.00 Oct. 01, 2007 Page 72 of 1956
REJ09B0256-0100
Table 3.8
Branch Instructions
Instruction
Operation
Instruction Code
Privileged
T Bit
New
BF
label
When T = 0, disp
×
2 + PC +
4
→
PC
When T = 1, nop
10001011dddddddd
— —
—
BF/S
label
Delayed branch; when T = 0,
disp
×
2 + PC + 4
→
PC
When T = 1, nop
10001111dddddddd
— —
—
BT
label
When T = 1, disp
×
2 + PC +
4
→
PC
When T = 0, nop
10001001dddddddd
— —
—
BT/S
label
Delayed branch; when T = 1,
disp
×
2 + PC + 4
→
PC
When T = 0, nop
10001101dddddddd
— —
—
BRA label
Delayed
branch,
disp
×
2 +
PC + 4
→
PC
1010dddddddddddd
— —
—
BRAF
Rn
Delayed branch, Rn + PC + 4
→
PC
0000nnnn00100011
— —
—
BSR
label
Delayed branch, PC + 4
→
PR,
disp
×
2 + PC + 4
→
PC
1011dddddddddddd
— —
—
BSRF
Rn
Delayed branch, PC + 4
→
PR,
Rn + PC + 4
→
PC
0000nnnn00000011
— —
—
JMP @Rn
Delayed
branch,
Rn
→
PC
0100nnnn00101011
— —
—
JSR
@Rn
Delayed branch, PC + 4
→
PR,
Rn
→
PC
0100nnnn00001011
— —
—
RTS Delayed
branch,
PR
→
PC
0000000000001011
— —
—
Table 3.9
System Control Instructions
Instruction Operation
Instruction Code
Privileged
T Bit
New
CLRMAC
0
→
MACH, MACL
0000000000101000
— —
—
CLRS
0
→
S
0000000001001000
— —
—
CLRT
0
→
T
0000000000001000
— 0
—
ICBI
@Rn
Invalidates instruction cache
block indicated by virtual
address
0000nnnn11100011
New
LDC Rm,SR
Rm
→
SR
0100mmmm00001110
Privileged LSB
—
LDC Rm,GBR
Rm
→
GBR
0100mmmm00011110
— —
—
LDC Rm,VBR
Rm
→
VBR
0100mmmm00101110
Privileged —
—
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...