Rev. 1.00 Oct. 01, 2007 Page xx of lxvi
Section 22 Realtime Clock (RTC)..................................................................... 759
22.1
Features.............................................................................................................................. 759
22.1.1
Block Diagram...................................................................................................... 760
22.2
Input/Output Pins............................................................................................................... 761
22.3
Register Descriptions ......................................................................................................... 762
22.4
Register Descriptions ......................................................................................................... 764
22.4.1
64 Hz Counter (R64CNT)..................................................................................... 764
22.4.2
Second Counter (RSECCNT) ............................................................................... 764
22.4.3
Minute Counter (RMINCNT) ............................................................................... 765
22.4.4
Hour Counter (RHRCNT) .................................................................................... 765
22.4.5
Day-of-Week Counter (RWKCNT)...................................................................... 766
22.4.6
Day Counter (RDAYCNT) ................................................................................... 767
22.4.7
Month Counter (RMONCNT) .............................................................................. 768
22.4.8
Year Counter (RYRCNT) ..................................................................................... 768
22.4.9
Second Alarm Register (RSECAR) ...................................................................... 769
22.4.10
Minute Alarm Register (RMINAR)...................................................................... 769
22.4.11
Hour Alarm Register (RHRAR) ........................................................................... 770
22.4.12
Day-of-Week Alarm Register (RWKAR)............................................................. 770
22.4.13
Day Alarm Register (RDAYAR).......................................................................... 771
22.4.14
Month Alarm Register (RMONAR) ..................................................................... 772
22.4.15
RTC Control Register 1 (RCR1)........................................................................... 772
22.4.16
RTC Control Register 2 (RCR2)........................................................................... 774
22.4.17
RTC Control Register (RCR3) and Year-Alarm Register (RYRAR) ................... 777
22.5
Operation ........................................................................................................................... 778
22.5.1
Time Setting Procedures....................................................................................... 778
22.5.2
Time Reading Procedures..................................................................................... 779
22.5.3
Alarm Function..................................................................................................... 780
22.6
Interrupts............................................................................................................................ 781
22.7
Usage Notes ....................................................................................................................... 781
22.7.1
Register Initialization............................................................................................ 781
22.7.2
Crystal Oscillator Circuit ...................................................................................... 781
22.7.3
Interrupt source and request generating order....................................................... 782
Section 23 Gigabit Ethernet Controller (GETHER).......................................... 783
23.1
Features.............................................................................................................................. 783
23.2
Input/Output Pins............................................................................................................... 785
23.3
Register Descriptions ......................................................................................................... 790
23.3.1
Software Reset Register (ARSTR) ....................................................................... 807
23.3.2
E-MAC Mode Register (ECMR) .......................................................................... 808
23.3.3
E-MAC Status Register (ECSR)........................................................................... 814
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...