Rev. 1.00 Oct. 01, 2007 Page xxviii of lxvi
Section 31 Multimedia Card Interface (MMCIF) ........................................... 1285
31.1
Features............................................................................................................................ 1285
31.2
Input/Output Pins............................................................................................................. 1287
31.3
Register Descriptions ....................................................................................................... 1288
31.3.1
Command Type Register (CMDTYR)................................................................ 1292
31.3.2
Response Type Register (RSPTYR) ................................................................... 1293
31.3.3
Transfer Byte Number Count Register (TBCR) ................................................. 1297
31.3.4
Transfer Block Number Counter (TBNCR)........................................................ 1298
31.3.5
Command Registers 0 to 5 (CMDR0 to CMDR5).............................................. 1298
31.3.6
Response Registers 0 to 16, D (RSPR0 to RSPR16, RSPRD)............................ 1300
31.3.7
Command Start Register (CMDSTRT) .............................................................. 1302
31.3.8
Operation Control Register (OPCR) ................................................................... 1304
31.3.9
Command Timeout Control Register (CTOCR) ................................................. 1306
31.3.10
Data Timeout Register (DTOUTR) .................................................................... 1307
31.3.11
Card Status Register (CSTR) .............................................................................. 1308
31.3.12
Interrupt Control Registers 0 and 1 (INTCR0, INTCR1) ................................... 1310
31.3.13
Interrupt Status Registers 0 and 1 (INTSTR0, INTSTR1).................................. 1312
31.3.14
Transfer Clock Control Register (CLKON)........................................................ 1316
31.3.15
VDD/Open-Drain Control Register (VDCNT)................................................... 1317
31.3.16
Data Register (DR) ............................................................................................. 1318
31.3.17
FIFO Pointer Clear Register (FIFOCLR) ........................................................... 1318
31.3.18
DMA Control Register (DMACR) ..................................................................... 1319
31.3.19
Interrupt Control Register 2 (INTCR2) .............................................................. 1320
31.3.20
Interrupt Status Register 2 (INTSTR2)............................................................... 1321
31.3.21
Card Switch Register (CSWR) ........................................................................... 1322
31.3.22
Switch Status Register (SWSR).......................................................................... 1323
31.3.23
Chattering Elimination Pulse Setting Register (CHATR) .................................. 1324
31.4
Operation ......................................................................................................................... 1326
31.4.1
Operations in MMC Mode.................................................................................. 1326
31.5
Operations when Using DMAC....................................................................................... 1351
31.5.1
Operation in Read Sequence............................................................................... 1351
31.5.2
Operation in Write Sequence .............................................................................. 1354
31.6
MMCIF Interrupt Sources................................................................................................ 1357
31.7
Procedure to Apply the Card Detection Function ............................................................ 1358
Section 32 PC Card Controller (PCC)............................................................. 1359
32.1
Features............................................................................................................................ 1359
32.1.1
PCMCIA Support ............................................................................................... 1360
32.2
Input/Output Pins............................................................................................................. 1364
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...