Rev. 1.00 Oct. 01, 2007 Page xvii of lxvi
Section 15 External CPU Interface (EXCPU) ...................................................621
15.1
Features.............................................................................................................................. 621
15.2
Input/Output Pins ............................................................................................................... 622
15.3
Register Descriptions ......................................................................................................... 623
15.3.1
External CPU Control Register (EXCCTRL) ....................................................... 624
15.3.2
External CPU Memory Space Select Register (EXCMSETR) ............................. 625
15.3.3
External CPU Interrupt Output Control Register (EXCINOR)............................. 626
15.4
Operation ........................................................................................................................... 627
Section 16 Clock Pulse Generator (CPG)..........................................................633
16.1
Features.............................................................................................................................. 633
16.2
Input/Output Pins ............................................................................................................... 636
16.3
Clock Operating Mode....................................................................................................... 637
16.4
Register Descriptions ......................................................................................................... 638
16.4.1
Frequency Control Register (FRQCR) ................................................................. 639
16.4.2
PLL Control Register (PLLCR)............................................................................ 641
16.5
Notes on Board Design ...................................................................................................... 642
Section 17 Watchdog Timer and Reset (WDT).................................................645
17.1
Features.............................................................................................................................. 645
17.2
Input/Output Pins ............................................................................................................... 647
17.3
Register Descriptions ......................................................................................................... 648
17.3.1
Watchdog Timer Stop Time Register (WDTST) .................................................. 649
17.3.2
Watchdog Timer Control/Status Register (WDTCSR) ......................................... 650
17.3.3
Watchdog timer Base Stop Time Register (WDTBST) ........................................ 652
17.3.4
Watchdog Timer Counter (WDTCNT)................................................................. 653
17.3.5
Watchdog Timer Base Counter (WDTBCNT) ..................................................... 653
17.4
Operation ........................................................................................................................... 654
17.4.1
Reset request ......................................................................................................... 654
17.4.2
Using watchdog timer mode ................................................................................. 655
17.4.3
Using Interval timer mode .................................................................................... 656
17.4.4
Time for WDT Overflow ...................................................................................... 656
17.4.5
Clearing WDT Counter......................................................................................... 658
17.5
Status Pin Change Timing during Reset ............................................................................ 659
17.5.1
Power-On Reset by PRESET................................................................................ 659
17.5.2
Power-On Reset by Watchdog Timer Overflow ................................................... 662
17.5.3
Manual Reset by Watchdog Timer Overflow ....................................................... 664
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...