Section 42 User Debugging Interface (H-UDI)
Rev. 1.00 Oct. 01, 2007 Page 1799 of 1956
REJ09B0256-0100
42.2 Input/Output
Pins
Table 42.1 shows the pin configuration for the H-UDI.
Table 42.1 Pin Configuration
Pin Name
Function
I/O
Description
When Not
in Use
TCK Clock
Input
Functions as the serial clock input pin stipulated in
the JTAG standard. Data input to the H-UDI via the
TDI pin or data Output via the TDO pin is performed
in synchronization with this signal.
Open
*
1
TMS Mode
Input
Mode Select Input
Changing this signal in synchronization with the TCK
signal determines the significance of data input via
the TDI pin. Its protocol conforms to the JTAG
standard (IEEE standard 1149.1).
Open
*
1
TRST
*
2
Reset Input
H-UDI Reset Input
This signal is received asynchronously with a TCK
signal. Asserting this signal resets the JTAG interface
circuit. When a power is supplied, the
TRST
pin
should be asserted for a given period regardless of
whether or not the JTAG function is used, which
differs from the JTAG standard.
Fixed to
ground or
connected to
the
PRESET
pin
*
3
TDI Data
input
Input
Data Input
Data is sent to the H-UDI by changing this signal in
synchronization with the TCK signal.
Open
*
1
TDO Data
output
Output
Data Output
Data is read from the H-UDI in synchronization with
the TCK signal.
Open
ASEBRK
/
BRKACK
Emulator I/O
Pins for an emulator
Open
*
1
AUDSYNC,
AUDCK,
AUDATA3 to
AUDATA0
Emulator Output
Pins for an emulator
Open
MPMD Chip-mode
Input
Selects the operation mode of this LSI, whether
emulation support mode (Low level) or LSI operation
mode (High level).
Open
Notes: 1. This pin is pulled up in this LSI. When using interrupts or resets via the H-UDI or
emulator, the use of external pull-up resistors will not cause any problem.
2. When using interrupts or resets via the H-UDI or emulator, the
TRST
pin should be
designed so that it can be controlled independently and can be controlled to retain low
level while the
PRESET
pin is asserted at a power-on reset.
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...