Rev. 1.00 Oct. 01, 2007 Page lx of lxvi
Table 15.4
Access and Data Alignment for Little Endian ...................................................... 618
Table 15.5
Access and Data Alignment for Big Endian ......................................................... 619
Section 16 Clock Pulse Generator (CPG)
Table 16.1
Pin Configuration and Functions of CPG ............................................................... 82
Table 16.2
Clock Operating Modes.......................................................................................... 83
Table 16.3
Register Configuration............................................................................................ 84
Table 16.4
Register States in Each Operating Mode ................................................................ 84
Section 17 Watchdog Timer and Reset (WDT)
Table 17.1
Pin Configuration.................................................................................................... 81
Table 17.2
Register Configuration............................................................................................ 82
Table 17.3
Register State in Each Operating Mode.................................................................. 82
Section 18 Power-Down Mode
Table 18.1
States in Power-Down Modes............................................................................... 654
Table 18.2
Pin Configuration.................................................................................................. 655
Table 18.3
Register Configuration.......................................................................................... 656
Table 18.4
Register States in Each Operating Mode .............................................................. 656
Table 18.5
Pin Configuration.................................................................................................. 670
Section 19 Timer Unit (TMU)
Table 19.1
Pin Configuration.................................................................................................. 675
Table 19.2
Register Configuration.......................................................................................... 676
Table 19.3
Register States in Each Operating Mode .............................................................. 677
Table 19.4
TMU Interrupt Sources......................................................................................... 690
Section 20 16-Bit Timer Pulse Unit (TPU)
Table 20.1
TPU Functions...................................................................................................... 694
Table 20.2
TPU Pin Configurations........................................................................................ 696
Table 20.3
Register Configuration.......................................................................................... 697
Table 20.4
Register State in Each Operating Mode................................................................ 699
Table 20.5
TPU Clock Sources............................................................................................... 702
Table 20.6
TPSC[2:0] (1) ....................................................................................................... 703
Table 20.6
TPSC[2:0] (2) ....................................................................................................... 703
Table 20.6
TPSC[2:0] (3) ....................................................................................................... 703
Table 20.6
TPSC[2:0] (4) ....................................................................................................... 704
Table 20.7
IOA[2:0] ............................................................................................................... 708
Table 20.8
Register Combinations in Buffer Operation ......................................................... 720
Table 20.9
Phase Counting Mode Clock Input Pins ............................................................... 726
Table 20.10
Up/Down-Count Conditions in Phase Counting Mode 1.................................. 728
Table 20.11
Up/Down-Count Conditions in Phase Counting Mode 2.................................. 729
Table 20.12
Up/Down-Count Conditions in Phase Counting Mode 3.................................. 730
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...