Rev. 1.00 Oct. 01, 2007 Page lxv of lxvi
Table 43.3
DC Characteristics (1) [common] ........................................................................... 83
Table 43.4
DC Characteristics (2-a) [Except of USB Transceiver and I
2
C Related Pins] ........ 84
Table 43.5
DC Characteristics (2-b) [I
2
C Related Pins] ........................................................... 85
Table 43.6
DC Characteristics (2-c) [USB Transceiver Related Pins] ..................................... 86
Table 43.7
Permissible Output Currents ................................................................................... 86
Table 43.8
Maximum Operating Frequency ............................................................................. 87
Table 43.9
Clock and Control Signal Timing ........................................................................... 88
Table 43.10
Control Signal Timing ........................................................................................ 92
Table 43.11
Bus Timing ......................................................................................................... 94
Table 43.12
DDRIF Signal Timing....................................................................................... 112
Table 43.13
INTC Module Signal Timing............................................................................ 115
Table 43.14
External CPU Interface Access Timing ............................................................ 117
Table 43.15
PCIC Signal Timing.......................................................................................... 119
Table 43.16
DMAC Module Signal Timing ......................................................................... 121
Table 43.17
TMU Module Signal Timing ............................................................................ 122
Table 43.18
16-bit Timer Pulse Unit .................................................................................... 123
Table 43.19
Ethernet Controller Signal Timing (MII).......................................................... 124
Table 43.20
Ethernet Controller Signal Timing (GMII) ....................................................... 126
Table 43.21
Ethernet Controller Signal Timing (RMII) ....................................................... 128
Table 43.22
STIF Clock Valid Reception Signal Timing..................................................... 130
Table 43.23
STIF Clock Valid Transmission Signal Timing................................................ 131
Table 43.24
STIF Strobe Reception Signal Timing.............................................................. 132
Table 43.25
STIF Strobe Transmission Signal Timing......................................................... 133
Table 43.26
I
2
C Bus Interface Timing .................................................................................. 134
Table 43.27
SCIF Module Signal Timing............................................................................. 136
Table 43.28
SIOF Module Signal Timing ............................................................................ 138
Table 43.29
SIM Module Signal Timing .............................................................................. 142
Table 43.30
MMCIF Module Signal Timing........................................................................ 143
Table 43.31
HAC Interface Module Signal Timing.............................................................. 145
Table 43.32
SSI Interface Module Signal Timing ................................................................ 147
Table 43.33
USB Module Clock Timing .............................................................................. 149
Table 43.34
USB Electrical Characteristics (Full-Speed)..................................................... 149
Table 43.35
USB Electrical Characteristics (Low-Speed).................................................... 150
Table 43.36
LCDC Module Signal Timing .......................................................................... 150
Table 43.37
GPIO Signal Timing ......................................................................................... 151
Table 43.38
H-UDI Module Signal Timing.......................................................................... 152
Table 43.39
A/D Converter Characteristics .......................................................................... 154
Table 43.40
D/A Converter Characteristics .......................................................................... 154
Appendix
Table D.1 Mode Control Pins......................................................................................................... 83
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...