Section 13 PCI Controller (PCIC)
Rev. 1.00 Oct. 01, 2007 Page 509 of 1956
REJ09B0256-0100
Bit Bit
Name
Initial
Value R/W Description
15 to 11 DN
Undefined SH: R/W
PCI:
Device Number
Specify the device number for a configuration access.
Device numbers ranging from 0 to 31 are represented
in five bits.
A single bit of bits 31 to 16 of the AD signals is driven
to high level instead of the IDSEL assertion. The bit
driven to high level corresponds to the device number
set in these bits. The correspondence between the
device number and IDSEL (AD[31:16]) is shown
below. If a device number is equal to H'10 or greater,
all bits 31 to 16 of the AD signals are driven to low
level.
Device No. IDSEL
Device No. IDSEL
H'0: AD[16] = high level
H'8: AD[24] = high level
H'1: AD[17] = high level
H'9: AD[25] = high level
H'2: AD[18] = high level
H'A: AD[26] = high level
H'3: AD[19] = high level
H'B: AD[27] = high level
H'4: AD[20] = high level
H'C: AD[28] = high level
H'5: AD[21] = high level
H'D: AD[29] = high level
H'6: AD[22] = high level
H'E: AD[30] = high level
H'7: AD[23] = high level
H'F: AD[31] = high level
Other than above AD[31:16] lines are driven to high
level.
10 to 8
FN
Undefined
SH: R/W
PCI:
Function Number
Specify the function number for a configuration
access. The function numbers ranging from 0 to 7 are
represented in three bits.
7 to 2
CRA
Undefined
SH: R/W
PCI:
Configuration Register Address
Specify the register for a configuration access at a
longword boundary.
1, 0
All 0
SH: R
PCI:
Reserved
These bits are always read as 0. The write value
should always be 0.
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...