Rev. 1.00 Oct. 01, 2007 Page xxix of lxvi
32.3
Register Descriptions ....................................................................................................... 1365
32.3.1
Area 6 Interface Status Register (PCC0ISR) ...................................................... 1366
32.3.2
Area 6 General Control Register (PCC0GCR) ................................................... 1369
32.3.3
Area 6 Card Status Change Register (PCC0CSCR)............................................ 1372
32.3.4
Area 6 Card Status Change Interrupt Enable Register (PCC0CSCIER) ............. 1376
32.4
Operation ......................................................................................................................... 1380
32.4.1
PC card Connection Specification
(Interface
Diagram,
Pin Correspondence)........................................................... 1380
32.4.2
PC Card Interface Timing ................................................................................... 1384
32.5
Usage Notes ..................................................................................................................... 1389
Section 33 Audio Codec Interface (HAC) .......................................................1391
33.1
Features............................................................................................................................ 1391
33.2
Input/Output Pins ............................................................................................................. 1392
33.3
Register Descriptions ....................................................................................................... 1393
33.3.1
Control and Status Register (HACCR) ............................................................... 1394
33.3.2
Command/Status Address Register (HACCSAR) .............................................. 1396
33.3.3
Command/Status Data Register (HACCSDR).................................................... 1398
33.3.4
PCM Left Channel Register (HACPCML) ......................................................... 1399
33.3.5
PCM Right Channel Register (HACPCMR)....................................................... 1401
33.3.6
TX Interrupt Enable Register (HACTIER) ......................................................... 1402
33.3.7
TX Status Register (HACTSR)........................................................................... 1403
33.3.8
RX Interrupt Enable Register (HACRIER)......................................................... 1405
33.3.9
RX Status Register (HACRSR) .......................................................................... 1406
33.3.10
HAC Control Register (HACACR) .................................................................... 1407
33.4
AC 97 Frame Slot Structure............................................................................................. 1409
33.5
Operation ......................................................................................................................... 1410
33.5.1
Receiver .............................................................................................................. 1410
33.5.2
Transmitter.......................................................................................................... 1411
33.5.3
DMA ................................................................................................................... 1411
33.5.4
Interrupts............................................................................................................. 1411
33.5.5
Initialization Sequence........................................................................................ 1412
33.5.6
Notes ................................................................................................................... 1417
33.5.7
Reference ............................................................................................................ 1417
Section 34 Serial Sound Interface (SSI) ..........................................................1419
34.1
Features............................................................................................................................ 1419
34.2
Input/Output Pins ............................................................................................................. 1421
34.3
Register Descriptions ....................................................................................................... 1422
34.3.1
Control Register (SSICR) ................................................................................... 1424
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...