Section 12 DDR-SDRAM Interface (DDRIF)
Rev. 1.00 Oct. 01, 2007 Page 433 of 1956
REJ09B0256-0100
12.5.4
DDR-SDRAM Access Mode
The DDRIF supports the following two DDR-SDRAM access modes. Each mode can be set using
the BOMODE bits in MIM.
Bank Open Mode:
The DDR-SDRAM is accessed without the PRE command immediately after
memory read or memory write, meaning that the bank is always open. This mode is useful for
applications in which bank hits continue to occur during consecutive memory accesses. When a
bank miss occurs, the PRE command is automatically issued.
Bank Close Mode:
Immediately after memory read or memory write, the PRE command is output
and the bank is closed. This mode is useful for applications in which a bank hit does not continue
to occur in consecutive memory accesses.
12.5.5 Power-Down
Modes
(1) Self-Refresh
Mode
The self-refresh mode is a standby state where the refresh timing and refresh addresses are
generated in the DDR-SDRAM. The self-refresh state is retained even if the CPU enters the sleep
mode after the self-refresh mode is set by setting the DRE and RMODE bits in MIM to 1. If the
sleep mode of CPU is canceled due to an interrupt, the self-refresh state is retained.
Although the self-refresh state is entered through the register setting of the DDRIF, the following
sequence should be used.
[Transition to self-refresh state]
1. Confirm that the transaction to the memory controller is completed.
2. Through software control, set the SMS bits in SCR to issue the PREALL command. This
closes any DDR-SDRAM bank that was open. After that, use the SMS bits in SCR to issue the
REFA (auto-refresh) command to perform concentrated refresh on all memory rows ((REFA)
(REFA) (REFA)). The STR settings do not establish a relationship between the timing of the
PREALL and REFA commands that are issued by using SCR. A period of waiting that is
suitable for the memory unit must be inserted by software. At that time, if concentrated refresh
is necessary, execute the REFA command.
3. To make the DDR-SDRAM enter the self-refresh state, set the DRE and RMODE bits in MIM.
(In this case, the DCE bit should remain at 1.)
4. The memory controller automatically issues the self-refresh command and set the CKE pin
low. The DDR-SDRAM then automatically enters the power-down mode.
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...