Section 14 Direct Memory Access Controller (DMAC)
Rev. 1.00 Oct. 01, 2007 Page 570 of 1956
REJ09B0256-0100
Channel Name
Abbrev. R/W P4
Address
Area 7 Address
Access Size
*
3
0
DMA source address register B0
SARB0
R/W
H'FF60 8120
H'1F60 8120
32
DMA destination address register B0 DARB0
R/W
H'FF60 8124
H'1F60 8124
32
DMA transfer count register B0
TCRB0
R/W
H'FF60 8128
H'1F60 8128
32
1
DMA source address register B1
SARB1
R/W
H'FF60 8130
H'1F60 8130
32
DMA destination address register B1 DARB1
R/W
H'FF60 8134
H'1F60 8134
32
DMA transfer count register B1
TCRB1
R/W
H'FF60 8138
H'1F60 8138
32
2
DMA source address register B2
SARB2
R/W
H'FF60 8140
H'1F60 8140
32
DMA destination address register B2 DARB2
R/W
H'FF60 8144
H'1F60 8144
32
DMA transfer count register B2
TCRB2
R/W
H'FF60 8148
H'1F60 8148
32
3
DMA source address register B3
SARB3
R/W
H'FF60 8150
H'1F60 8150
32
DMA destination address register B3 DARB3
R/W
H'FF60 8154
H'1F60 8154
32
DMA transfer count register B3
TCRB3
R/W
H'FF60 8158
H'1F60 8158
32
0, 1
DMA extended resource selector 0
DMARS0
R/W
H'FF60 9000
H'1F60 9000
16
2, 3
DMA extended resource selector 1
DMARS1
R/W
H'FF60 9004
H'1F60 9004
16
4, 5
DMA extended resource selector 2
DMARS2
R/W
H'FF60 9008
H'1F60 9008
16
Note: 1. Writing 0 after read 1 of HE or TE bit of CHCR is possible to clear the flag.
2. Writing 0 after read 1 of AE or NMIF bit of DMAOR is possible to clear the flag.
3. Accessing with other access sizes is prohibited.
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...