Rev. 1.00 Oct. 01, 2007 Page xxxiv of lxvi
37.6.2
Notes on Using NMI Interrupt............................................................................ 1653
Section 38 A/D Converter ............................................................................... 1655
38.1
Features............................................................................................................................ 1655
38.2
Input Pins ......................................................................................................................... 1657
38.3
Register Descriptions ....................................................................................................... 1658
38.3.1
A/D Data Registers A to D (ADDRA to ADDRD) ............................................ 1658
38.3.2
A/D Control/Status Registers (ADCSR)............................................................. 1660
38.4
Operation ......................................................................................................................... 1663
38.4.1
Single Mode (MDS1 = 0, MDS0 = 0)................................................................. 1663
38.4.2
Multi Mode (MDS[1:0] = 10) ............................................................................. 1664
38.4.3
Scan Mode (MDS1 = 1, MDS0 = 1) ................................................................... 1666
38.4.4
A/D Conversion Time......................................................................................... 1668
38.5
Interrupts.......................................................................................................................... 1668
38.6
Definitions of A/D Conversion Accuracy........................................................................ 1669
38.7
Usage Notes ..................................................................................................................... 1671
38.7.1
Setting Analog Input Voltage ............................................................................. 1671
38.7.2
Processing of Analog Input Pins......................................................................... 1671
38.7.3
Pck0 Clock and Clock Division Ratio Settings .................................................. 1672
38.7.4
A/D Conversion Stop.......................................................................................... 1672
Section 39 D/A Converter (DAC) ................................................................... 1673
39.1
Features............................................................................................................................ 1673
39.2
Input/Output Pins............................................................................................................. 1674
39.3
Register Descriptions ....................................................................................................... 1674
39.3.1
D/A Data Registers 0 and 1 (DADR0, DADR1) ................................................ 1675
39.3.2
D/A Control Register (DACR) ........................................................................... 1676
39.4
Operation ......................................................................................................................... 1677
39.5
Usage Notes ..................................................................................................................... 1678
Section 40 General Purpose I/O (GPIO) ......................................................... 1679
40.1
Features............................................................................................................................ 1679
40.2
Register Descriptions ....................................................................................................... 1690
40.2.1
Port A Control Register (PACR) ........................................................................ 1693
40.2.2
Port B Control Register (PBCR)......................................................................... 1695
40.2.3
Port C Control Register (PCCR)......................................................................... 1696
40.2.4
Port D Control Register (PDCR) ........................................................................ 1698
40.2.5
Port E Control Register (PECR) ......................................................................... 1700
40.2.6
Port F Control Register (PFCR).......................................................................... 1701
40.2.7
Port G Control Register (PGCR) ........................................................................ 1703
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...