Rev. 1.00 Oct. 01, 2007 Page xxxi of lxvi
35.3.21
HcRhStatus Register (USBHRS) ........................................................................ 1484
35.3.22
HcRhPortStatus[2] Register (USBHRPS2)......................................................... 1486
35.3.23
ConfigurationControl Register (USBHSC)......................................................... 1489
35.4
Functional Description..................................................................................................... 1491
35.4.1
General Functionality ......................................................................................... 1491
35.5
Connection Example of an External Circuit .................................................................... 1493
35.6
Usage Notes ..................................................................................................................... 1493
35.6.1
External memory that USBH accesses................................................................ 1493
35.6.2
Issuing USB Bus Reset ....................................................................................... 1493
Section 36 USB Function Controller (USBF) .................................................1495
36.1
Features............................................................................................................................ 1495
36.2
Input/Output Pins ............................................................................................................. 1497
36.3
Register Descriptions ....................................................................................................... 1498
36.3.1
Interrupt Flag Register 0 (IFR0) ......................................................................... 1504
36.3.2
Interrupt Flag Register 1 (IFR1) ......................................................................... 1507
36.3.3
Interrupt Flag Register 2 (IFR2) ......................................................................... 1509
36.3.4
Interrupt Flag Register 3 (IFR3) ......................................................................... 1511
36.3.5
Interrupt Flag Register 4 (IFR4) ......................................................................... 1514
36.3.6
Interrupt Select Register 0 (ISR0)....................................................................... 1515
36.3.7
Interrupt Select Register 1 (ISR1)....................................................................... 1516
36.3.8
Interrupt Select Register 2 (ISR2)....................................................................... 1517
36.3.9
Interrupt Select Register 3 (ISR3)....................................................................... 1518
36.3.10
Interrupt Select Register 4 (ISR4)....................................................................... 1519
36.3.11
Interrupt Enable Register 0 (IER0) ..................................................................... 1520
36.3.12
Interrupt Enable Register 1 (IER1) ..................................................................... 1521
36.3.13
Interrupt Enable Register 2 (IER2) ..................................................................... 1522
36.3.14
Interrupt Enable Register 3 (IER3) ..................................................................... 1523
36.3.15
Interrupt Enable Register 4 (IER4) ..................................................................... 1524
36.3.16
EP0i Data Register (EPDR0i) ............................................................................. 1525
36.3.17
EP0o Data Register (EPDR0o) ........................................................................... 1526
36.3.18
EP0s Data Register (EPDR0s) ............................................................................ 1527
36.3.19
EP1 Data Register (EPDR1) ............................................................................... 1528
36.3.20
EP2 Data Register (EPDR2) ............................................................................... 1529
36.3.21
EP3 Data Register (EPDR3) ............................................................................... 1530
36.3.22
EP4 Data Register (EPDR4) ............................................................................... 1531
36.3.23
EP5 Data Register (EPDR5) ............................................................................... 1532
36.3.24
EP0o Receive Data Size Register (EPSZ0o) ...................................................... 1533
36.3.25
EP1 Receive Data Size Register (EPSZ1) .......................................................... 1534
36.3.26
EP4 Receive Data Size Register (EPSZ4) .......................................................... 1535
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...