Section 13 PCI Controller (PCIC)
Rev. 1.00 Oct. 01, 2007 Page 462 of 1956
REJ09B0256-0100
(3) PCI Command Register (PCICMD)
The PCI command register provides coarse control over a device's ability to generate and respond
to PCI cycles. When 0 is written to this register, the device is logically disconnected from the PCI
bus for all accesses except configuration accesses.
0
1
2
3
4
5
6
7
8
9
10
11
12
13
15
14
IOS
MS
BM
SC
MWIE
VGAPS
PER
WCC
SERRE
FBBE
0
0
0
0
0
0
0
1
0
0
0
0
0
0
0
0
R/W
R/W
R/W
R
R
R
R/W
R/W
R/W
R
R
R
R
R
R
R
Bit:
Initial value:
SH R/W:
R/W
R/W
R/W
R
R
R
R/W
R/W
R/W
R
R
R
R
R
R
R
PCI R/W:
Bit Bit
Name
Initial
Value
R/W Description
15 to 10
All 0
SH: R
PCI: R
Reserved
These bits are always read as 0. The write value
should always be 0.
9 FBBE
0
SH:
R
PCI: R
PCI Fast Back-to-Back Enable
Controls whether or not a master can do fast back-to-
back transactions to different device.
0: Fast back-to-back transactions are only allowed to
the same target
1: Master is allowed to generate fast back-to-back
transactions to different targets (not supported)
8 SERRE
0
SH:
R/W
PCI: R/W
PCI
SERR
Output Control
Controls the
SERR
output.
0:
SERR
output disabled
1:
SERR
output enabled
7 WCC
1
SH:
R/W
PCI: R/W
Wait Cycle Control
Controls the address/data stepping.
When WCC = 1, both an address and data for a master
write, only an address for a master read, and only data
for a target read are output for at least two clock cycles.
0: Address/data stepping control disabled
1: Address/data stepping control enabled
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...