Rev. 1.00 Oct. 01, 2007 Page xii of lxvi
7.6.1
IC Address Array .................................................................................................. 206
7.6.2
IC Data Array ....................................................................................................... 208
7.6.3
OC Address Array ................................................................................................ 209
7.6.4
OC Data Array...................................................................................................... 210
7.7
Store Queues ...................................................................................................................... 212
7.7.1
SQ Configuration.................................................................................................. 212
7.7.2
Writing to SQ........................................................................................................ 212
7.7.3
Transfer to External Memory ............................................................................... 213
7.7.4
Determination of SQ Access Exception................................................................ 214
7.7.5
Reading from SQ .................................................................................................. 214
7.8
Notes on Using 32-Bit Address Extended Mode ............................................................... 215
Section 8 L Memory.......................................................................................... 217
8.1
Features.............................................................................................................................. 217
8.2
Register Descriptions ......................................................................................................... 218
8.2.1
On-Chip Memory Control Register (RAMCR) .................................................... 220
8.2.2
L Memory Transfer Source Address Register 0 (LSA0) ...................................... 221
8.2.3
L Memory Transfer Source Address Register 1 (LSA1) ...................................... 223
8.2.4
L Memory Transfer Destination Address Register 0 (LDA0) .............................. 225
8.2.5
L Memory Transfer Destination Address Register 1 (LDA1) .............................. 227
8.3
Operation ........................................................................................................................... 229
8.3.1
Access from the CPU and FPU............................................................................. 229
8.3.2
Access from the SuperHyway Bus Master Module .............................................. 229
8.3.3
Block Transfer ...................................................................................................... 229
8.4
L Memory Protective Functions ........................................................................................ 231
8.5
Usage Notes ....................................................................................................................... 232
8.5.1
Page Conflict ........................................................................................................ 232
8.5.2
L Memory Coherency........................................................................................... 232
8.5.3
Sleep Mode ........................................................................................................... 232
8.6
Note on Using 32-Bit Address Extended Mode................................................................. 232
Section 9 Interrupt Controller (INTC)............................................................... 233
9.1
Features.............................................................................................................................. 233
9.1.1
Interrupt Method................................................................................................... 235
9.1.2
Interrupt Types in INTC ....................................................................................... 236
9.2
Input/Output Pins............................................................................................................... 240
9.3
Register Descriptions ......................................................................................................... 241
9.3.1
Interrupt Control Register 0 (ICR0)...................................................................... 246
9.3.2
Interrupt Control Register 1 (ICR1)...................................................................... 248
9.3.3
Interrupt Priority Register (INTPRI) .................................................................... 249
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...