Section 43 Electrical Characteristics
Rev. 1.00 Oct. 01, 2007 Page 1834 of 1956
REJ09B0256-0100
43.4.1 Clock
and
Control Signal Timing
Table 43.9 Clock and Control Signal Timing
Conditions: V
CCQ
=
VDD
_
RTC
=
AV
CC
=
3.0 to 3.6 V, V
CCQ-DDR
=
2.3 to 2.7 V, VDD
=
1.15 to
1.35 V, Ta
= −
20 to 75
°
C
Item Symbol
Min.
Max.
Unit
Figure
EXTAL clock input
frequency
*
1
PLL1 PLL2 operation
f
EX
25
33.4
MHz
EXTAL clock input cycle time
t
EXcyc
30
40
ns
43.2
EXTAL clock input low-level pulse width
t
EXL
3.5
ns
43.2
EXTAL clock input high-level pulse width
t
EXH
3.5
ns
43.2
EXTAL clock input rise time
t
EXr
4
ns
43.2
EXTAL clock input fall time
t
EXf
4
ns
43.2
CLKOUT clock
output
*
2
PLL1/PLL2 operation
t
OP
50
67
MHz
CLKOUT clock output cycle time
t
CLKOUTcyc
15
20
ns
43.3
CLKOUT clock output low-level pulse width
t
CLKOUTL1
3
ns
43.3
CLKOUT clock output high-level pulse width
t
CLKOUTH1
3
ns
43.3
CLKOUT clock output rise time
t
CLKOUTr
3
ns
43.3
CLKOUT clock output fall time
t
CLKOUTf
3
ns
43.3
CLKOUT clock output low-level pulse width
t
CLKOUTL2
3
ns
43.4
CLKOUT clock output high-level pulse width
t
CLKOUTH2
3
ns
43.4
Power-on oscillation settling time
t
OSC1
30
ms
43.5
Power-on oscillation settling time/mode settling
time
t
OSCMD
30
ms
43.5
MDn reset hold time
t
MDRH
0
ns
43.5
TRST
reset hold time
t
TRSTRH
0
ns
43.5
Reset holding time
t
RESH
0
ms
43.5
PRESET
pulse width
t
RESPW
20
t
cyc
*
3
43.8
Power-on RTC oscillation settling time
t
RTC-OSC
3
s
PLL synchronization settling time
t
PLL
200
µ
s
43.6
Oscillation settling time on return from standby
2
T
SOC2
10
ms
43.7
MRESET
pulse width
t
RESMW
20
t
cyc
*
3
43.8
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...