Section 36 USB Function Controller (USBF)
Rev. 1.00 Oct. 01, 2007 Page 1553 of 1956
REJ09B0256-0100
•
When the isochronous transfer is set, Alternate can be used in the range of 0 and 1 for the same
endpoint. Be sure to allocate the Alternate to the same endpoint FIFO number.
•
Endpoint information can be set up to 10 in maximum.
•
Endpoint information of 10 pieces must be written.
•
All information of endpoints which are not used must be written as 0.
A list of restrictions of settable transfer method, transfer direction, and maximum packet size is
described in table 36.4.
Table 36.4 Restrictions of Settable Values
Endpoint FIFO No.
Maximum Packet Size
Transfer Method
Transfer Direction
0 8
bytes Control
1 64
bytes
Bulk
OUT
2 64
bytes
Bulk
IN
3 8
bytes Interrupt
IN
4
0 to 64 bytes
Isochronous
OUT
5
0 to 64 bytes
Isochronous
IN
•
Example of Setting
This is an example when endpoint 4 and 5 used for the isochronous transfer are allocated with
Alternate value.
Table 36.5 Example of Endpoint Configuration
EP No.
Conf.
Int.
Alt.
Transfer
Method
Transfer
Direction
Maximum Packet
Size
EP FIFO No.
0
Control IN/OUT
8
bytes
0
1 1
0
0
Bulk OUT
64
bytes 1
2 1
0
0
Bulk IN 64
bytes 2
3 1
0
0
Interrupt
IN 8
bytes
3
1 1
0
1 1
1
4 1
2
0
Isochronous
OUT
0
bytes
4
4 1
2
1
Isochronous
OUT
64
bytes 4
5 1
3
0
Isochronous
IN 0
bytes
5
5 1
3
1
Isochronous
IN 64
bytes 5
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...