Rev. 1.00 Oct. 01, 2007 Page lii of lxvi
Figure 34.10 Inverted Clock..................................................................................................... 1445
Figure 34.11 Inverted Word Select........................................................................................... 1445
Figure 34.12 Inverted Padding Polarity.................................................................................... 1445
Figure 34.13 Padding Bits First, Followed by Serial Data, with Delay.................................... 1446
Figure 34.14 Padding Bits First, Followed by Serial Data, without Delay............................... 1446
Figure 34.15 Serial Data First, Followed by Padding Bits, without Delay............................... 1446
Figure 34.16 Parallel Right Aligned with Delay ...................................................................... 1447
Figure 34.17 Mute Enabled ...................................................................................................... 1447
Figure 34.18 Transition Diagram between Operation Modes................................................... 1448
Figure 34.19 Transmission Using DMA Controller ................................................................. 1450
Figure 34.20 Transmission using Interrupt Data Flow Control ................................................ 1451
Figure 34.21 Reception using DMA Controller ....................................................................... 1453
Figure 34.22 Reception using Interrupt Data Flow Control ..................................................... 1454
Section 35 USB Host Controller (USBH)
Figure 35.1 Block Diagram of USBH ...................................................................................... 1458
Figure 35.2 Connection Example of External Circuit .............................................................. 1493
Section 36 USB Function Controller (USBF)
Figure 36.1 Block Diagram of USBF ....................................................................................... 1496
Figure 36.2 Example of Endpoint Configuration ..................................................................... 1554
Figure 36.3 Cable Connection Operation ................................................................................. 1559
Figure 36.4 Cable Disconnection Operation............................................................................. 1560
Figure 36.5 Setup Stage Operation........................................................................................... 1561
Figure 36.6 Data Stage (Control-In) Operation ........................................................................ 1562
Figure 36.7 Data Stage (Control-Out) Operation ..................................................................... 1563
Figure 36.8 Status Stage (Control-In) Operation...................................................................... 1564
Figure 36.9 Status Stage (Control-Out) Operation ................................................................... 1565
Figure 36.10 EP1 Bulk-Out Transfer Operation....................................................................... 1566
Figure 36.11 EP2 Bulk-In Transfer Operation ......................................................................... 1567
Figure 36.12 EP3 Interrupt-In Transfer Operation ................................................................... 1569
Figure 36.13 EP4 Isochronous-Out Transfer Operation (SOF is Normal) ............................... 1570
Figure 36.14 EP4 Isochronous-Out Transfer Operation (SOF is Broken)................................ 1571
Figure 36.15 EP5 Isochronous-In Transfer Operation (SOF is Normal) .................................. 1573
Figure 36.16 EP5 Isochronous-In Transfer Operation (SOF in Broken) .................................. 1574
Figure 36.17 Forcible Stall by Application .............................................................................. 1578
Figure 36.18 Automatic Stall by USB Function Controller...................................................... 1580
Figure 36.19 Example of Transceiver Connection for USB function Controller ..................... 1581
Figure 36.20 Set Timing of TR Interrupt Flag.......................................................................... 1584
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...