Section 8 L Memory
Rev. 1.00 Oct. 01, 2007 Page 220 of 1956
REJ09B0256-0100
8.2.1
On-Chip Memory Control Register (RAMCR)
RAMCR controls the protective functions in the L memory.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Bit :
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RMD
RP
IC2W OC2W
Initial value :
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R/W:
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bit :
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Initial value :
R
R
R
R
R
R
R/W
R/W
R/W
R/W
R
R
R
R
R
R
R/W:
Bit Bit
Name
Initial
Value R/W
Description
31to10 —
All
0
R Reserved
For read/write in these bits, refer to General
Precautions on Handling of Product.
9
RMD
0
R/W
On-Chip Memory Access Mode
Specifies the right of access to the L memory from the
virtual address space.
0: An access in privileged mode is allowed.
(An address error exception occurs in user mode.)
1: An access user/privileged mode is allowed.
8
RP
0
R/W
On-Chip Memory Protection Enable
Selects whether or not to use the protective functions
using ITLB and UTLB for accessing the L memory from
the virtual address space.
0: Protective functions are not used.
1: Protective functions are used.
For further details, refer to section 8.4, L Memory
Protective Functions.
7
IC2W
0
R/W
IC Two-Way Mode
For further details, refer to section 7.4.3, IC Two-Way
Mode.
6
OC2W
0
R/W
OC Two-Way Mode
For further details, refer to section 7.3.6, OC Two-Way
Mode.
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...