Section 23 Gigabit Ethernet Controller (GETHER)
Rev. 1.00 Oct. 01, 2007 Page 938 of 1956
REJ09B0256-0100
Figure 23.2 shows the frame data path and an overview of each setting.
TSU
PHY-0
GMII/MII/RMII
PHY-1
GMII/MII/RMII
CAM control
CAM entry table
E-DMAC-0
Reception
enabled
Determination
of priority
TSU_PRISL0
ECMR0.RE=1
Transmission
enabled
ECMR0.TE=1
Relay enable
TSU_FWEN0.FWEN0=1
(Reference setting:
TSU_TEN, TSU_FWSLC)
CAM
reference
Relay FIFO (1 to 0)
Relay FIFO (1 to 0)
CAM
reference
CAM
reference
CAM
reference
Determination
of priority
TSU_PRISL1
ECMR1.TE=1
ECMR1.RE=1
E-MAC-0
E-MAC-1
(32 entries
×
48 bits)
Transmit request
EDTRR0.TR=11
Receive request
EDRRR0.RR=1
Transmitter startup
EDSR0.ENT=1
Receiver startup
EDSR0.ENR=1
Transmission
enabled
Reception
enabled
Transmit/receive
descriptor
Transmit FIFO Receive FIFO
Transmit
data buffer
Descriptor
access
DMA transfer
Receive
data buffer
SuperHyway (SHwy) bridge bus
E-DMAC-1
Transmit request
EDTRR1.TR=11
Receive request
EDRRR1.RR=1
Transmitter startup
EDSR1.ENT=1
Receiver startup
EDSR1.ENR=1
Transmit/receive
descriptor
Receive FIFO
Transmit FIFO
Transmit
data buffer
Descriptor
access
DMA transfer
Receive
data buffer
Port 0
Port 1
In memory
GETHER
TSU_FWEN0.FWEN1=1
Relay enable
Figure 23.2 GETHER Data Path and Various Settings
Содержание SH7763
Страница 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Страница 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Страница 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Страница 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Страница 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Страница 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Страница 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Страница 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Страница 686: ...Section 14 Direct Memory Access Controller DMAC Rev 1 00 Oct 01 2007 Page 620 of 1956 REJ09B0256 0100 ...
Страница 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Страница 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Страница 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Страница 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Страница 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Страница 1060: ...Section 23 Gigabit Ethernet Controller GETHER Rev 1 00 Oct 01 2007 Page 994 of 1956 REJ09B0256 0100 ...
Страница 1062: ...Section 24 IP Security Accelerator SECURITY Rev 1 00 Oct 01 2007 Page 996 of 1956 REJ09B0256 0100 ...
Страница 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Страница 1184: ...Section 27 Serial Communication Interface with FIFO SCIF Rev 1 00 Oct 01 2007 Page 1118 of 1956 REJ09B0256 0100 ...
Страница 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Страница 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Страница 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Страница 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Страница 2025: ......
Страница 2026: ...SH7763 Hardware Manual ...